Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 2 | /* |
| 3 | * Copyright 2014 Freescale Semiconductor, Inc. |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #ifndef __CONFIG_H |
| 7 | #define __CONFIG_H |
| 8 | |
Hongbo Zhang | 4f6e610 | 2016-07-21 18:09:38 +0800 | [diff] [blame] | 9 | #define CONFIG_ARMV7_PSCI_1_0 |
Wang Dongsheng | 13d2bb7 | 2015-06-04 12:01:09 +0800 | [diff] [blame] | 10 | |
Hongbo Zhang | 912b381 | 2016-07-21 18:09:39 +0800 | [diff] [blame] | 11 | #define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR |
| 12 | |
Gong Qianyu | 52de2e5 | 2015-10-26 19:47:42 +0800 | [diff] [blame] | 13 | #define CONFIG_SYS_FSL_CLK |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 14 | |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 15 | #define CONFIG_SKIP_LOWLEVEL_INIT |
Tang Yuantian | 8b160bc | 2015-05-14 17:20:28 +0800 | [diff] [blame] | 16 | #define CONFIG_DEEP_SLEEP |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 17 | |
| 18 | /* |
| 19 | * Size of malloc() pool |
| 20 | */ |
| 21 | #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024) |
| 22 | |
| 23 | #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR |
| 24 | #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE |
| 25 | |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 26 | #define CONFIG_SYS_CLK_FREQ 100000000 |
| 27 | #define CONFIG_DDR_CLK_FREQ 100000000 |
| 28 | |
York Sun | 1006cad | 2015-04-29 10:35:35 -0700 | [diff] [blame] | 29 | #define DDR_SDRAM_CFG 0x470c0008 |
| 30 | #define DDR_CS0_BNDS 0x008000bf |
| 31 | #define DDR_CS0_CONFIG 0x80014302 |
| 32 | #define DDR_TIMING_CFG_0 0x50550004 |
| 33 | #define DDR_TIMING_CFG_1 0xbcb38c56 |
| 34 | #define DDR_TIMING_CFG_2 0x0040d120 |
| 35 | #define DDR_TIMING_CFG_3 0x010e1000 |
| 36 | #define DDR_TIMING_CFG_4 0x00000001 |
| 37 | #define DDR_TIMING_CFG_5 0x03401400 |
| 38 | #define DDR_SDRAM_CFG_2 0x00401010 |
| 39 | #define DDR_SDRAM_MODE 0x00061c60 |
| 40 | #define DDR_SDRAM_MODE_2 0x00180000 |
| 41 | #define DDR_SDRAM_INTERVAL 0x18600618 |
| 42 | #define DDR_DDR_WRLVL_CNTL 0x8655f605 |
| 43 | #define DDR_DDR_WRLVL_CNTL_2 0x05060607 |
| 44 | #define DDR_DDR_WRLVL_CNTL_3 0x05050505 |
| 45 | #define DDR_DDR_CDR1 0x80040000 |
| 46 | #define DDR_DDR_CDR2 0x00000001 |
| 47 | #define DDR_SDRAM_CLK_CNTL 0x02000000 |
| 48 | #define DDR_DDR_ZQ_CNTL 0x89080600 |
| 49 | #define DDR_CS0_CONFIG_2 0 |
| 50 | #define DDR_SDRAM_CFG_MEM_EN 0x80000000 |
Tang Yuantian | 8b160bc | 2015-05-14 17:20:28 +0800 | [diff] [blame] | 51 | #define SDRAM_CFG2_D_INIT 0x00000010 |
| 52 | #define DDR_CDR2_VREF_TRAIN_EN 0x00000080 |
| 53 | #define SDRAM_CFG2_FRC_SR 0x80000000 |
| 54 | #define SDRAM_CFG_BI 0x00000001 |
York Sun | 1006cad | 2015-04-29 10:35:35 -0700 | [diff] [blame] | 55 | |
Alison Wang | 948c609 | 2014-12-03 15:00:48 +0800 | [diff] [blame] | 56 | #ifdef CONFIG_RAMBOOT_PBL |
| 57 | #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021atwr/ls102xa_pbi.cfg |
| 58 | #endif |
| 59 | |
| 60 | #ifdef CONFIG_SD_BOOT |
Alison Wang | dd45cc5 | 2015-10-15 17:54:40 +0800 | [diff] [blame] | 61 | #ifdef CONFIG_SD_BOOT_QSPI |
| 62 | #define CONFIG_SYS_FSL_PBL_RCW \ |
| 63 | board/freescale/ls1021atwr/ls102xa_rcw_sd_qspi.cfg |
| 64 | #else |
| 65 | #define CONFIG_SYS_FSL_PBL_RCW \ |
| 66 | board/freescale/ls1021atwr/ls102xa_rcw_sd_ifc.cfg |
| 67 | #endif |
Sumit Garg | e2ca943 | 2016-06-14 13:52:40 -0400 | [diff] [blame] | 68 | |
| 69 | #ifdef CONFIG_SECURE_BOOT |
Sumit Garg | e2ca943 | 2016-06-14 13:52:40 -0400 | [diff] [blame] | 70 | /* |
| 71 | * HDR would be appended at end of image and copied to DDR along |
| 72 | * with U-Boot image. |
| 73 | */ |
Semen Protsenko | d776ecf | 2016-11-16 19:19:06 +0200 | [diff] [blame] | 74 | #define CONFIG_U_BOOT_HDR_SIZE (16 << 10) |
Sumit Garg | e2ca943 | 2016-06-14 13:52:40 -0400 | [diff] [blame] | 75 | #endif /* ifdef CONFIG_SECURE_BOOT */ |
Alison Wang | 948c609 | 2014-12-03 15:00:48 +0800 | [diff] [blame] | 76 | |
Alison Wang | 948c609 | 2014-12-03 15:00:48 +0800 | [diff] [blame] | 77 | #define CONFIG_SPL_MAX_SIZE 0x1a000 |
| 78 | #define CONFIG_SPL_STACK 0x1001d000 |
| 79 | #define CONFIG_SPL_PAD_TO 0x1c000 |
Alison Wang | 948c609 | 2014-12-03 15:00:48 +0800 | [diff] [blame] | 80 | |
Tang Yuantian | 8b160bc | 2015-05-14 17:20:28 +0800 | [diff] [blame] | 81 | #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \ |
| 82 | CONFIG_SYS_MONITOR_LEN) |
Alison Wang | 948c609 | 2014-12-03 15:00:48 +0800 | [diff] [blame] | 83 | #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 |
| 84 | #define CONFIG_SPL_BSS_START_ADDR 0x80100000 |
| 85 | #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 |
Sumit Garg | e2ca943 | 2016-06-14 13:52:40 -0400 | [diff] [blame] | 86 | |
| 87 | #ifdef CONFIG_U_BOOT_HDR_SIZE |
| 88 | /* |
| 89 | * HDR would be appended at end of image and copied to DDR along |
| 90 | * with U-Boot image. Here u-boot max. size is 512K. So if binary |
| 91 | * size increases then increase this size in case of secure boot as |
| 92 | * it uses raw u-boot image instead of fit image. |
| 93 | */ |
Vinitha Pillai | 31b11c6 | 2017-02-01 18:28:53 +0530 | [diff] [blame] | 94 | #define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE) |
Sumit Garg | e2ca943 | 2016-06-14 13:52:40 -0400 | [diff] [blame] | 95 | #else |
Vinitha Pillai | 31b11c6 | 2017-02-01 18:28:53 +0530 | [diff] [blame] | 96 | #define CONFIG_SYS_MONITOR_LEN 0x100000 |
Sumit Garg | e2ca943 | 2016-06-14 13:52:40 -0400 | [diff] [blame] | 97 | #endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */ |
Alison Wang | 948c609 | 2014-12-03 15:00:48 +0800 | [diff] [blame] | 98 | #endif |
| 99 | |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 100 | #define PHYS_SDRAM 0x80000000 |
| 101 | #define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024) |
| 102 | |
| 103 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL |
| 104 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
| 105 | |
Alison Wang | d6be97b | 2019-03-06 14:49:14 +0800 | [diff] [blame] | 106 | #define CONFIG_CHIP_SELECTS_PER_CTRL 4 |
| 107 | |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 108 | /* |
| 109 | * IFC Definitions |
| 110 | */ |
Alison Wang | dd45cc5 | 2015-10-15 17:54:40 +0800 | [diff] [blame] | 111 | #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI) |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 112 | #define CONFIG_FSL_IFC |
| 113 | #define CONFIG_SYS_FLASH_BASE 0x60000000 |
| 114 | #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE |
| 115 | |
| 116 | #define CONFIG_SYS_NOR0_CSPR_EXT (0x0) |
| 117 | #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ |
| 118 | CSPR_PORT_SIZE_16 | \ |
| 119 | CSPR_MSEL_NOR | \ |
| 120 | CSPR_V) |
| 121 | #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024) |
| 122 | |
| 123 | /* NOR Flash Timing Params */ |
| 124 | #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ |
| 125 | CSOR_NOR_TRHZ_80) |
| 126 | #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ |
| 127 | FTIM0_NOR_TEADC(0x5) | \ |
| 128 | FTIM0_NOR_TAVDS(0x0) | \ |
| 129 | FTIM0_NOR_TEAHC(0x5)) |
| 130 | #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ |
| 131 | FTIM1_NOR_TRAD_NOR(0x1A) | \ |
| 132 | FTIM1_NOR_TSEQRAD_NOR(0x13)) |
| 133 | #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ |
| 134 | FTIM2_NOR_TCH(0x4) | \ |
| 135 | FTIM2_NOR_TWP(0x1c) | \ |
| 136 | FTIM2_NOR_TWPH(0x0e)) |
| 137 | #define CONFIG_SYS_NOR_FTIM3 0 |
| 138 | |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 139 | #define CONFIG_SYS_FLASH_QUIET_TEST |
| 140 | #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ |
| 141 | |
| 142 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
| 143 | #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ |
| 144 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 145 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
| 146 | |
| 147 | #define CONFIG_SYS_FLASH_EMPTY_INFO |
| 148 | #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS } |
| 149 | |
| 150 | #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS |
Yuan Yao | da17d1a | 2014-10-17 15:26:34 +0800 | [diff] [blame] | 151 | #define CONFIG_SYS_WRITE_SWAPPED_DATA |
Alison Wang | 2145a37 | 2014-12-09 17:38:02 +0800 | [diff] [blame] | 152 | #endif |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 153 | |
| 154 | /* CPLD */ |
| 155 | |
| 156 | #define CONFIG_SYS_CPLD_BASE 0x7fb00000 |
| 157 | #define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE |
| 158 | |
| 159 | #define CONFIG_SYS_FPGA_CSPR_EXT (0x0) |
| 160 | #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \ |
| 161 | CSPR_PORT_SIZE_8 | \ |
| 162 | CSPR_MSEL_GPCM | \ |
| 163 | CSPR_V) |
| 164 | #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024) |
| 165 | #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ |
| 166 | CSOR_NOR_NOR_MODE_AVD_NOR | \ |
| 167 | CSOR_NOR_TRHZ_80) |
| 168 | |
| 169 | /* CPLD Timing parameters for IFC GPCM */ |
| 170 | #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \ |
| 171 | FTIM0_GPCM_TEADC(0xf) | \ |
| 172 | FTIM0_GPCM_TEAHC(0xf)) |
| 173 | #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \ |
| 174 | FTIM1_GPCM_TRAD(0x3f)) |
| 175 | #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \ |
| 176 | FTIM2_GPCM_TCH(0xf) | \ |
| 177 | FTIM2_GPCM_TWP(0xff)) |
| 178 | #define CONFIG_SYS_FPGA_FTIM3 0x0 |
| 179 | #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT |
| 180 | #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR |
| 181 | #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK |
| 182 | #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR |
| 183 | #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 |
| 184 | #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 |
| 185 | #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 |
| 186 | #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 |
| 187 | #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT |
| 188 | #define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR |
| 189 | #define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK |
| 190 | #define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR |
| 191 | #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0 |
| 192 | #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1 |
| 193 | #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2 |
| 194 | #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3 |
| 195 | |
| 196 | /* |
| 197 | * Serial Port |
| 198 | */ |
Alison Wang | 2a397ce | 2015-01-04 15:30:59 +0800 | [diff] [blame] | 199 | #ifdef CONFIG_LPUART |
Alison Wang | 2a397ce | 2015-01-04 15:30:59 +0800 | [diff] [blame] | 200 | #define CONFIG_LPUART_32B_REG |
| 201 | #else |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 202 | #define CONFIG_SYS_NS16550_SERIAL |
Bin Meng | 06229a9 | 2016-01-13 19:38:59 -0800 | [diff] [blame] | 203 | #ifndef CONFIG_DM_SERIAL |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 204 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
Bin Meng | 06229a9 | 2016-01-13 19:38:59 -0800 | [diff] [blame] | 205 | #endif |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 206 | #define CONFIG_SYS_NS16550_CLK get_serial_clock() |
Alison Wang | 2a397ce | 2015-01-04 15:30:59 +0800 | [diff] [blame] | 207 | #endif |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 208 | |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 209 | /* |
| 210 | * I2C |
| 211 | */ |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 212 | #define CONFIG_SYS_I2C |
| 213 | #define CONFIG_SYS_I2C_MXC |
Albert ARIBAUD \\(3ADEV\\) | eb94387 | 2015-09-21 22:43:38 +0200 | [diff] [blame] | 214 | #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */ |
| 215 | #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ |
York Sun | f1a5216 | 2015-03-20 10:20:40 -0700 | [diff] [blame] | 216 | #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 217 | |
Alison Wang | af276f4 | 2014-10-17 15:26:35 +0800 | [diff] [blame] | 218 | /* EEPROM */ |
Alison Wang | af276f4 | 2014-10-17 15:26:35 +0800 | [diff] [blame] | 219 | #define CONFIG_ID_EEPROM |
| 220 | #define CONFIG_SYS_I2C_EEPROM_NXID |
| 221 | #define CONFIG_SYS_EEPROM_BUS_NUM 1 |
| 222 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x53 |
| 223 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 |
| 224 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 |
| 225 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 |
Alison Wang | af276f4 | 2014-10-17 15:26:35 +0800 | [diff] [blame] | 226 | |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 227 | /* |
| 228 | * MMC |
| 229 | */ |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 230 | |
Haikun Wang | 8cd8437 | 2015-06-27 21:46:13 +0530 | [diff] [blame] | 231 | /* SPI */ |
Alison Wang | dd45cc5 | 2015-10-15 17:54:40 +0800 | [diff] [blame] | 232 | #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) |
Haikun Wang | 8cd8437 | 2015-06-27 21:46:13 +0530 | [diff] [blame] | 233 | /* QSPI */ |
Alison Wang | 2145a37 | 2014-12-09 17:38:02 +0800 | [diff] [blame] | 234 | #define QSPI0_AMBA_BASE 0x40000000 |
| 235 | #define FSL_QSPI_FLASH_SIZE (1 << 24) |
| 236 | #define FSL_QSPI_FLASH_NUM 2 |
| 237 | |
Yao Yuan | ad7dbd1 | 2015-09-15 18:28:20 +0800 | [diff] [blame] | 238 | /* DSPI */ |
Yao Yuan | ad7dbd1 | 2015-09-15 18:28:20 +0800 | [diff] [blame] | 239 | #endif |
| 240 | |
Haikun Wang | 8cd8437 | 2015-06-27 21:46:13 +0530 | [diff] [blame] | 241 | /* DM SPI */ |
| 242 | #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI) |
Haikun Wang | 8cd8437 | 2015-06-27 21:46:13 +0530 | [diff] [blame] | 243 | #define CONFIG_DM_SPI_FLASH |
| 244 | #endif |
Alison Wang | 2145a37 | 2014-12-09 17:38:02 +0800 | [diff] [blame] | 245 | |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 246 | /* |
Wang Huan | 9207219 | 2014-09-05 13:52:50 +0800 | [diff] [blame] | 247 | * Video |
| 248 | */ |
Sanchayan Maity | e15479b | 2017-04-11 11:12:09 +0530 | [diff] [blame] | 249 | #ifdef CONFIG_VIDEO_FSL_DCU_FB |
Wang Huan | 9207219 | 2014-09-05 13:52:50 +0800 | [diff] [blame] | 250 | #define CONFIG_VIDEO_LOGO |
| 251 | #define CONFIG_VIDEO_BMP_LOGO |
| 252 | |
| 253 | #define CONFIG_FSL_DCU_SII9022A |
| 254 | #define CONFIG_SYS_I2C_DVI_BUS_NUM 1 |
| 255 | #define CONFIG_SYS_I2C_DVI_ADDR 0x39 |
| 256 | #endif |
| 257 | |
| 258 | /* |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 259 | * eTSEC |
| 260 | */ |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 261 | |
| 262 | #ifdef CONFIG_TSEC_ENET |
Bin Meng | 19c0460 | 2019-07-19 00:29:59 +0300 | [diff] [blame] | 263 | #define CONFIG_ETHPRIME "ethernet@2d10000" |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 264 | #endif |
| 265 | |
Minghuan Lian | a4d6b61 | 2014-10-31 13:43:44 +0800 | [diff] [blame] | 266 | /* PCIe */ |
Robert P. J. Day | a809981 | 2016-05-03 19:52:49 -0400 | [diff] [blame] | 267 | #define CONFIG_PCIE1 /* PCIE controller 1 */ |
| 268 | #define CONFIG_PCIE2 /* PCIE controller 2 */ |
Minghuan Lian | a4d6b61 | 2014-10-31 13:43:44 +0800 | [diff] [blame] | 269 | |
Minghuan Lian | 0c1593a | 2015-01-21 17:29:19 +0800 | [diff] [blame] | 270 | #ifdef CONFIG_PCI |
Minghuan Lian | 0c1593a | 2015-01-21 17:29:19 +0800 | [diff] [blame] | 271 | #define CONFIG_PCI_SCAN_SHOW |
Minghuan Lian | 0c1593a | 2015-01-21 17:29:19 +0800 | [diff] [blame] | 272 | #endif |
| 273 | |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 274 | #define CONFIG_CMDLINE_TAG |
Alison Wang | 948c609 | 2014-12-03 15:00:48 +0800 | [diff] [blame] | 275 | |
Xiubo Li | 563e3ce | 2014-11-21 17:40:57 +0800 | [diff] [blame] | 276 | #define CONFIG_PEN_ADDR_BIG_ENDIAN |
Mingkai Hu | 5b0df8a | 2015-10-26 19:47:41 +0800 | [diff] [blame] | 277 | #define CONFIG_LAYERSCAPE_NS_ACCESS |
Xiubo Li | 563e3ce | 2014-11-21 17:40:57 +0800 | [diff] [blame] | 278 | #define CONFIG_SMP_PEN_ADDR 0x01ee0200 |
Andre Przywara | 70c7893 | 2017-02-16 01:20:19 +0000 | [diff] [blame] | 279 | #define COUNTER_FREQUENCY 12500000 |
Xiubo Li | 563e3ce | 2014-11-21 17:40:57 +0800 | [diff] [blame] | 280 | |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 281 | #define CONFIG_HWCONFIG |
Zhuoyu Zhang | fe4f288 | 2015-08-17 18:55:12 +0800 | [diff] [blame] | 282 | #define HWCONFIG_BUFFER_SIZE 256 |
| 283 | |
| 284 | #define CONFIG_FSL_DEVICE_DISABLE |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 285 | |
Alison Wang | a999c9d | 2017-05-26 15:46:15 +0800 | [diff] [blame] | 286 | #define BOOT_TARGET_DEVICES(func) \ |
| 287 | func(MMC, mmc, 0) \ |
Yunfeng Ding | 0c1d95e | 2019-02-19 14:44:04 +0800 | [diff] [blame] | 288 | func(USB, usb, 0) \ |
| 289 | func(DHCP, dhcp, na) |
Alison Wang | a999c9d | 2017-05-26 15:46:15 +0800 | [diff] [blame] | 290 | #include <config_distro_bootcmd.h> |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 291 | |
Alison Wang | 2a397ce | 2015-01-04 15:30:59 +0800 | [diff] [blame] | 292 | #ifdef CONFIG_LPUART |
| 293 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 294 | "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \ |
Alison Wang | ec2ab3c | 2015-10-26 14:08:28 +0800 | [diff] [blame] | 295 | "initrd_high=0xffffffff\0" \ |
Alison Wang | a999c9d | 2017-05-26 15:46:15 +0800 | [diff] [blame] | 296 | "fdt_high=0xffffffff\0" \ |
| 297 | "fdt_addr=0x64f00000\0" \ |
| 298 | "kernel_addr=0x65000000\0" \ |
| 299 | "scriptaddr=0x80000000\0" \ |
Sumit Garg | 50f1467 | 2017-06-06 20:51:31 +0530 | [diff] [blame] | 300 | "scripthdraddr=0x80080000\0" \ |
Alison Wang | a999c9d | 2017-05-26 15:46:15 +0800 | [diff] [blame] | 301 | "fdtheader_addr_r=0x80100000\0" \ |
| 302 | "kernelheader_addr_r=0x80200000\0" \ |
| 303 | "kernel_addr_r=0x81000000\0" \ |
| 304 | "fdt_addr_r=0x90000000\0" \ |
| 305 | "ramdisk_addr_r=0xa0000000\0" \ |
| 306 | "load_addr=0xa0000000\0" \ |
| 307 | "kernel_size=0x2800000\0" \ |
Shengzhou Liu | 7c8dbe2 | 2017-11-09 17:57:57 +0800 | [diff] [blame] | 308 | "kernel_addr_sd=0x8000\0" \ |
| 309 | "kernel_size_sd=0x14000\0" \ |
Alison Wang | a999c9d | 2017-05-26 15:46:15 +0800 | [diff] [blame] | 310 | BOOTENV \ |
| 311 | "boot_scripts=ls1021atwr_boot.scr\0" \ |
Sumit Garg | 50f1467 | 2017-06-06 20:51:31 +0530 | [diff] [blame] | 312 | "boot_script_hdr=hdr_ls1021atwr_bs.out\0" \ |
Alison Wang | a999c9d | 2017-05-26 15:46:15 +0800 | [diff] [blame] | 313 | "scan_dev_for_boot_part=" \ |
| 314 | "part list ${devtype} ${devnum} devplist; " \ |
| 315 | "env exists devplist || setenv devplist 1; " \ |
| 316 | "for distro_bootpart in ${devplist}; do " \ |
| 317 | "if fstype ${devtype} " \ |
| 318 | "${devnum}:${distro_bootpart} " \ |
| 319 | "bootfstype; then " \ |
| 320 | "run scan_dev_for_boot; " \ |
| 321 | "fi; " \ |
| 322 | "done\0" \ |
Sumit Garg | 50f1467 | 2017-06-06 20:51:31 +0530 | [diff] [blame] | 323 | "scan_dev_for_boot=" \ |
| 324 | "echo Scanning ${devtype} " \ |
| 325 | "${devnum}:${distro_bootpart}...; " \ |
| 326 | "for prefix in ${boot_prefixes}; do " \ |
| 327 | "run scan_dev_for_scripts; " \ |
| 328 | "done;" \ |
| 329 | "\0" \ |
| 330 | "boot_a_script=" \ |
| 331 | "load ${devtype} ${devnum}:${distro_bootpart} " \ |
| 332 | "${scriptaddr} ${prefix}${script}; " \ |
| 333 | "env exists secureboot && load ${devtype} " \ |
| 334 | "${devnum}:${distro_bootpart} " \ |
Vinitha V Pillai | 25355ec | 2019-04-23 05:52:17 +0000 | [diff] [blame] | 335 | "${scripthdraddr} ${prefix}${boot_script_hdr}; " \ |
| 336 | "env exists secureboot " \ |
Sumit Garg | 50f1467 | 2017-06-06 20:51:31 +0530 | [diff] [blame] | 337 | "&& esbc_validate ${scripthdraddr};" \ |
| 338 | "source ${scriptaddr}\0" \ |
Alison Wang | a999c9d | 2017-05-26 15:46:15 +0800 | [diff] [blame] | 339 | "installer=load mmc 0:2 $load_addr " \ |
| 340 | "/flex_installer_arm32.itb; " \ |
| 341 | "bootm $load_addr#ls1021atwr\0" \ |
| 342 | "qspi_bootcmd=echo Trying load from qspi..;" \ |
| 343 | "sf probe && sf read $load_addr " \ |
| 344 | "$kernel_addr $kernel_size && bootm $load_addr#$board\0" \ |
| 345 | "nor_bootcmd=echo Trying load from nor..;" \ |
| 346 | "cp.b $kernel_addr $load_addr " \ |
| 347 | "$kernel_size && bootm $load_addr#$board\0" |
Alison Wang | 2a397ce | 2015-01-04 15:30:59 +0800 | [diff] [blame] | 348 | #else |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 349 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 350 | "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \ |
Alison Wang | ec2ab3c | 2015-10-26 14:08:28 +0800 | [diff] [blame] | 351 | "initrd_high=0xffffffff\0" \ |
Alison Wang | a999c9d | 2017-05-26 15:46:15 +0800 | [diff] [blame] | 352 | "fdt_high=0xffffffff\0" \ |
| 353 | "fdt_addr=0x64f00000\0" \ |
Vinitha Pillai-B57223 | 0c6e10a | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 354 | "kernel_addr=0x61000000\0" \ |
| 355 | "kernelheader_addr=0x60800000\0" \ |
Alison Wang | a999c9d | 2017-05-26 15:46:15 +0800 | [diff] [blame] | 356 | "scriptaddr=0x80000000\0" \ |
Sumit Garg | 50f1467 | 2017-06-06 20:51:31 +0530 | [diff] [blame] | 357 | "scripthdraddr=0x80080000\0" \ |
Alison Wang | a999c9d | 2017-05-26 15:46:15 +0800 | [diff] [blame] | 358 | "fdtheader_addr_r=0x80100000\0" \ |
| 359 | "kernelheader_addr_r=0x80200000\0" \ |
| 360 | "kernel_addr_r=0x81000000\0" \ |
Vinitha Pillai-B57223 | 0c6e10a | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 361 | "kernelheader_size=0x40000\0" \ |
Alison Wang | a999c9d | 2017-05-26 15:46:15 +0800 | [diff] [blame] | 362 | "fdt_addr_r=0x90000000\0" \ |
| 363 | "ramdisk_addr_r=0xa0000000\0" \ |
| 364 | "load_addr=0xa0000000\0" \ |
| 365 | "kernel_size=0x2800000\0" \ |
Vinitha Pillai-B57223 | 0c6e10a | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 366 | "kernel_addr_sd=0x8000\0" \ |
| 367 | "kernel_size_sd=0x14000\0" \ |
| 368 | "kernelhdr_addr_sd=0x4000\0" \ |
| 369 | "kernelhdr_size_sd=0x10\0" \ |
Alison Wang | a999c9d | 2017-05-26 15:46:15 +0800 | [diff] [blame] | 370 | BOOTENV \ |
| 371 | "boot_scripts=ls1021atwr_boot.scr\0" \ |
Sumit Garg | 50f1467 | 2017-06-06 20:51:31 +0530 | [diff] [blame] | 372 | "boot_script_hdr=hdr_ls1021atwr_bs.out\0" \ |
Alison Wang | a999c9d | 2017-05-26 15:46:15 +0800 | [diff] [blame] | 373 | "scan_dev_for_boot_part=" \ |
| 374 | "part list ${devtype} ${devnum} devplist; " \ |
| 375 | "env exists devplist || setenv devplist 1; " \ |
| 376 | "for distro_bootpart in ${devplist}; do " \ |
| 377 | "if fstype ${devtype} " \ |
| 378 | "${devnum}:${distro_bootpart} " \ |
| 379 | "bootfstype; then " \ |
| 380 | "run scan_dev_for_boot; " \ |
| 381 | "fi; " \ |
| 382 | "done\0" \ |
Sumit Garg | 50f1467 | 2017-06-06 20:51:31 +0530 | [diff] [blame] | 383 | "scan_dev_for_boot=" \ |
| 384 | "echo Scanning ${devtype} " \ |
| 385 | "${devnum}:${distro_bootpart}...; " \ |
| 386 | "for prefix in ${boot_prefixes}; do " \ |
| 387 | "run scan_dev_for_scripts; " \ |
| 388 | "done;" \ |
| 389 | "\0" \ |
| 390 | "boot_a_script=" \ |
| 391 | "load ${devtype} ${devnum}:${distro_bootpart} " \ |
| 392 | "${scriptaddr} ${prefix}${script}; " \ |
| 393 | "env exists secureboot && load ${devtype} " \ |
| 394 | "${devnum}:${distro_bootpart} " \ |
| 395 | "${scripthdraddr} ${prefix}${boot_script_hdr} " \ |
| 396 | "&& esbc_validate ${scripthdraddr};" \ |
| 397 | "source ${scriptaddr}\0" \ |
Alison Wang | a999c9d | 2017-05-26 15:46:15 +0800 | [diff] [blame] | 398 | "qspi_bootcmd=echo Trying load from qspi..;" \ |
| 399 | "sf probe && sf read $load_addr " \ |
Vinitha Pillai-B57223 | 0c6e10a | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 400 | "$kernel_addr $kernel_size; env exists secureboot " \ |
| 401 | "&& sf read $kernelheader_addr_r $kernelheader_addr " \ |
| 402 | "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \ |
| 403 | "bootm $load_addr#$board\0" \ |
Alison Wang | a999c9d | 2017-05-26 15:46:15 +0800 | [diff] [blame] | 404 | "nor_bootcmd=echo Trying load from nor..;" \ |
| 405 | "cp.b $kernel_addr $load_addr " \ |
Vinitha Pillai-B57223 | 0c6e10a | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 406 | "$kernel_size; env exists secureboot " \ |
| 407 | "&& cp.b $kernelheader_addr $kernelheader_addr_r " \ |
| 408 | "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \ |
| 409 | "bootm $load_addr#$board\0" \ |
Shengzhou Liu | 7c8dbe2 | 2017-11-09 17:57:57 +0800 | [diff] [blame] | 410 | "sd_bootcmd=echo Trying load from SD ..;" \ |
| 411 | "mmcinfo && mmc read $load_addr " \ |
| 412 | "$kernel_addr_sd $kernel_size_sd && " \ |
Vinitha Pillai-B57223 | 0c6e10a | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 413 | "env exists secureboot && mmc read $kernelheader_addr_r " \ |
| 414 | "$kernelhdr_addr_sd $kernelhdr_size_sd " \ |
| 415 | " && esbc_validate ${kernelheader_addr_r};" \ |
Shengzhou Liu | 7c8dbe2 | 2017-11-09 17:57:57 +0800 | [diff] [blame] | 416 | "bootm $load_addr#$board\0" |
Alison Wang | 2a397ce | 2015-01-04 15:30:59 +0800 | [diff] [blame] | 417 | #endif |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 418 | |
Alison Wang | a999c9d | 2017-05-26 15:46:15 +0800 | [diff] [blame] | 419 | #undef CONFIG_BOOTCOMMAND |
| 420 | #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) |
Vladimir Oltean | 0d5bd07 | 2019-07-19 00:30:00 +0300 | [diff] [blame^] | 421 | #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \ |
Vinitha Pillai-B57223 | 0c6e10a | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 422 | "env exists secureboot && esbc_halt" |
Shengzhou Liu | 7c8dbe2 | 2017-11-09 17:57:57 +0800 | [diff] [blame] | 423 | #elif defined(CONFIG_SD_BOOT) |
Vinitha Pillai-B57223 | 0c6e10a | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 424 | #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \ |
| 425 | "env exists secureboot && esbc_halt;" |
Alison Wang | a999c9d | 2017-05-26 15:46:15 +0800 | [diff] [blame] | 426 | #else |
Vinitha Pillai-B57223 | 0c6e10a | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 427 | #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd;" \ |
| 428 | "env exists secureboot && esbc_halt;" |
Alison Wang | a999c9d | 2017-05-26 15:46:15 +0800 | [diff] [blame] | 429 | #endif |
| 430 | |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 431 | /* |
| 432 | * Miscellaneous configurable options |
| 433 | */ |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 434 | |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 435 | #define CONFIG_SYS_MEMTEST_START 0x80000000 |
| 436 | #define CONFIG_SYS_MEMTEST_END 0x9fffffff |
| 437 | |
| 438 | #define CONFIG_SYS_LOAD_ADDR 0x82000000 |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 439 | |
Xiubo Li | 03d40aa | 2014-11-21 17:40:59 +0800 | [diff] [blame] | 440 | #define CONFIG_LS102XA_STREAM_ID |
| 441 | |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 442 | #define CONFIG_SYS_INIT_SP_OFFSET \ |
| 443 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
| 444 | #define CONFIG_SYS_INIT_SP_ADDR \ |
| 445 | (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) |
| 446 | |
Alison Wang | 948c609 | 2014-12-03 15:00:48 +0800 | [diff] [blame] | 447 | #ifdef CONFIG_SPL_BUILD |
| 448 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE |
| 449 | #else |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 450 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
Alison Wang | 948c609 | 2014-12-03 15:00:48 +0800 | [diff] [blame] | 451 | #endif |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 452 | |
Alison Wang | 2766608 | 2017-05-16 10:45:57 +0800 | [diff] [blame] | 453 | #define CONFIG_SYS_QE_FW_ADDR 0x60940000 |
Zhao Qiang | f3cc6b7 | 2014-09-26 16:25:33 +0800 | [diff] [blame] | 454 | |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 455 | /* |
| 456 | * Environment |
| 457 | */ |
| 458 | #define CONFIG_ENV_OVERWRITE |
| 459 | |
Alison Wang | 948c609 | 2014-12-03 15:00:48 +0800 | [diff] [blame] | 460 | #if defined(CONFIG_SD_BOOT) |
Alison Wang | 2766608 | 2017-05-16 10:45:57 +0800 | [diff] [blame] | 461 | #define CONFIG_ENV_OFFSET 0x300000 |
Alison Wang | 948c609 | 2014-12-03 15:00:48 +0800 | [diff] [blame] | 462 | #define CONFIG_SYS_MMC_ENV_DEV 0 |
| 463 | #define CONFIG_ENV_SIZE 0x20000 |
Alison Wang | 2145a37 | 2014-12-09 17:38:02 +0800 | [diff] [blame] | 464 | #elif defined(CONFIG_QSPI_BOOT) |
Alison Wang | 2145a37 | 2014-12-09 17:38:02 +0800 | [diff] [blame] | 465 | #define CONFIG_ENV_SIZE 0x2000 |
Alison Wang | 2766608 | 2017-05-16 10:45:57 +0800 | [diff] [blame] | 466 | #define CONFIG_ENV_OFFSET 0x300000 |
Alison Wang | 2145a37 | 2014-12-09 17:38:02 +0800 | [diff] [blame] | 467 | #define CONFIG_ENV_SECT_SIZE 0x10000 |
Alison Wang | 948c609 | 2014-12-03 15:00:48 +0800 | [diff] [blame] | 468 | #else |
Alison Wang | 2766608 | 2017-05-16 10:45:57 +0800 | [diff] [blame] | 469 | #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x300000) |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 470 | #define CONFIG_ENV_SIZE 0x20000 |
| 471 | #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ |
Alison Wang | 948c609 | 2014-12-03 15:00:48 +0800 | [diff] [blame] | 472 | #endif |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 473 | |
Aneesh Bansal | 962021a | 2016-01-22 16:37:22 +0530 | [diff] [blame] | 474 | #include <asm/fsl_secure_boot.h> |
Alison Wang | 13b0bb8 | 2016-01-15 15:29:32 +0800 | [diff] [blame] | 475 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
Ruchika Gupta | 901ae76 | 2014-10-15 11:39:06 +0530 | [diff] [blame] | 476 | |
Wang Huan | ddf89f9 | 2014-09-05 13:52:45 +0800 | [diff] [blame] | 477 | #endif |