blob: 4ee8e3f627e926f305e44fb4807cf1a02fb94181 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Michal Simek04b7e622015-01-15 10:01:51 +01002/*
3 * (C) Copyright 2014 - 2015 Xilinx, Inc.
4 * Michal Simek <michal.simek@xilinx.com>
Michal Simek04b7e622015-01-15 10:01:51 +01005 */
6
7#include <common.h>
8#include <asm/arch/hardware.h>
9#include <asm/arch/sys_proto.h>
Alexander Graf0e2088c2016-03-04 01:09:49 +010010#include <asm/armv8/mmu.h>
Michal Simek04b7e622015-01-15 10:01:51 +010011#include <asm/io.h>
12
13#define ZYNQ_SILICON_VER_MASK 0xF000
14#define ZYNQ_SILICON_VER_SHIFT 12
15
16DECLARE_GLOBAL_DATA_PTR;
17
Nitin Jain9bcc76f2018-04-20 12:30:40 +053018/*
19 * Number of filled static entries and also the first empty
20 * slot in zynqmp_mem_map.
21 */
22#define ZYNQMP_MEM_MAP_USED 4
23
Siva Durga Prasad Paladugucafb6312018-01-12 15:35:46 +053024#if !defined(CONFIG_ZYNQMP_NO_DDR)
Nitin Jain9bcc76f2018-04-20 12:30:40 +053025#define DRAM_BANKS CONFIG_NR_DRAM_BANKS
26#else
27#define DRAM_BANKS 0
28#endif
29
30#if defined(CONFIG_DEFINE_TCM_OCM_MMAP)
31#define TCM_MAP 1
32#else
33#define TCM_MAP 0
Siva Durga Prasad Paladugucafb6312018-01-12 15:35:46 +053034#endif
Nitin Jain9bcc76f2018-04-20 12:30:40 +053035
36/* +1 is end of list which needs to be empty */
37#define ZYNQMP_MEM_MAP_MAX (ZYNQMP_MEM_MAP_USED + DRAM_BANKS + TCM_MAP + 1)
38
39static struct mm_region zynqmp_mem_map[ZYNQMP_MEM_MAP_MAX] = {
Siva Durga Prasad Paladugucafb6312018-01-12 15:35:46 +053040 {
York Sunc7104e52016-06-24 16:46:22 -070041 .virt = 0x80000000UL,
42 .phys = 0x80000000UL,
Alexander Graf0e2088c2016-03-04 01:09:49 +010043 .size = 0x70000000UL,
44 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
45 PTE_BLOCK_NON_SHARE |
46 PTE_BLOCK_PXN | PTE_BLOCK_UXN
Nitin Jain9bcc76f2018-04-20 12:30:40 +053047 }, {
York Sunc7104e52016-06-24 16:46:22 -070048 .virt = 0xf8000000UL,
49 .phys = 0xf8000000UL,
Alexander Graf0e2088c2016-03-04 01:09:49 +010050 .size = 0x07e00000UL,
51 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
52 PTE_BLOCK_NON_SHARE |
53 PTE_BLOCK_PXN | PTE_BLOCK_UXN
54 }, {
York Sunc7104e52016-06-24 16:46:22 -070055 .virt = 0x400000000UL,
56 .phys = 0x400000000UL,
Anders Hedlundfcc09922017-12-19 17:24:41 +010057 .size = 0x400000000UL,
Alexander Graf0e2088c2016-03-04 01:09:49 +010058 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
59 PTE_BLOCK_NON_SHARE |
60 PTE_BLOCK_PXN | PTE_BLOCK_UXN
Nitin Jain9bcc76f2018-04-20 12:30:40 +053061 }, {
Anders Hedlundfcc09922017-12-19 17:24:41 +010062 .virt = 0x1000000000UL,
63 .phys = 0x1000000000UL,
64 .size = 0xf000000000UL,
Alexander Graf0e2088c2016-03-04 01:09:49 +010065 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
66 PTE_BLOCK_NON_SHARE |
67 PTE_BLOCK_PXN | PTE_BLOCK_UXN
Alexander Graf0e2088c2016-03-04 01:09:49 +010068 }
69};
Nitin Jain9bcc76f2018-04-20 12:30:40 +053070
71void mem_map_fill(void)
72{
73 int banks = ZYNQMP_MEM_MAP_USED;
74
75#if defined(CONFIG_DEFINE_TCM_OCM_MMAP)
76 zynqmp_mem_map[banks].virt = 0xffe00000UL;
77 zynqmp_mem_map[banks].phys = 0xffe00000UL;
78 zynqmp_mem_map[banks].size = 0x00200000UL;
79 zynqmp_mem_map[banks].attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
80 PTE_BLOCK_INNER_SHARE;
81 banks = banks + 1;
82#endif
83
84#if !defined(CONFIG_ZYNQMP_NO_DDR)
85 for (int i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
86 /* Zero size means no more DDR that's this is end */
87 if (!gd->bd->bi_dram[i].size)
88 break;
89
90 zynqmp_mem_map[banks].virt = gd->bd->bi_dram[i].start;
91 zynqmp_mem_map[banks].phys = gd->bd->bi_dram[i].start;
92 zynqmp_mem_map[banks].size = gd->bd->bi_dram[i].size;
93 zynqmp_mem_map[banks].attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
94 PTE_BLOCK_INNER_SHARE;
95 banks = banks + 1;
96 }
97#endif
98}
99
Alexander Graf0e2088c2016-03-04 01:09:49 +0100100struct mm_region *mem_map = zynqmp_mem_map;
101
Michal Simek1a2d5e22016-05-30 10:41:26 +0200102u64 get_page_table_size(void)
103{
104 return 0x14000;
105}
106
Siva Durga Prasad Paladugu48eaa0c2018-10-05 15:09:05 +0530107#if defined(CONFIG_SYS_MEM_RSVD_FOR_MMU) || defined(CONFIG_DEFINE_TCM_OCM_MMAP)
108void tcm_init(u8 mode)
Siva Durga Prasad Paladugu4628c502017-07-13 19:01:11 +0530109{
Siva Durga Prasad Paladugua1ad8782018-10-05 15:09:04 +0530110 puts("WARNING: Initializing TCM overwrites TCM content\n");
111 initialize_tcm(mode);
Siva Durga Prasad Paladugu4628c502017-07-13 19:01:11 +0530112 memset((void *)ZYNQMP_TCM_BASE_ADDR, 0, ZYNQMP_TCM_SIZE);
Siva Durga Prasad Paladugua1ad8782018-10-05 15:09:04 +0530113}
Siva Durga Prasad Paladugu48eaa0c2018-10-05 15:09:05 +0530114#endif
Siva Durga Prasad Paladugua1ad8782018-10-05 15:09:04 +0530115
Siva Durga Prasad Paladugu48eaa0c2018-10-05 15:09:05 +0530116#ifdef CONFIG_SYS_MEM_RSVD_FOR_MMU
Siva Durga Prasad Paladugua1ad8782018-10-05 15:09:04 +0530117int reserve_mmu(void)
118{
119 tcm_init(TCM_LOCK);
Siva Durga Prasad Paladugu4628c502017-07-13 19:01:11 +0530120 gd->arch.tlb_size = PGTABLE_SIZE;
121 gd->arch.tlb_addr = ZYNQMP_TCM_BASE_ADDR;
122
123 return 0;
124}
125#endif
126
Michal Simekc23d3f82015-11-05 08:34:35 +0100127static unsigned int zynqmp_get_silicon_version_secure(void)
128{
129 u32 ver;
130
131 ver = readl(&csu_base->version);
132 ver &= ZYNQMP_SILICON_VER_MASK;
133 ver >>= ZYNQMP_SILICON_VER_SHIFT;
134
135 return ver;
136}
137
Michal Simek04b7e622015-01-15 10:01:51 +0100138unsigned int zynqmp_get_silicon_version(void)
139{
Michal Simekc23d3f82015-11-05 08:34:35 +0100140 if (current_el() == 3)
141 return zynqmp_get_silicon_version_secure();
142
Michal Simek04b7e622015-01-15 10:01:51 +0100143 gd->cpu_clk = get_tbclk();
144
145 switch (gd->cpu_clk) {
146 case 50000000:
147 return ZYNQMP_CSU_VERSION_QEMU;
148 }
149
Michal Simek8d2c02d2015-08-20 14:01:39 +0200150 return ZYNQMP_CSU_VERSION_SILICON;
Michal Simek04b7e622015-01-15 10:01:51 +0100151}
Siva Durga Prasad Paladugu0e39bd72017-02-02 01:10:46 +0530152
153#define ZYNQMP_MMIO_READ 0xC2000014
154#define ZYNQMP_MMIO_WRITE 0xC2000013
155
Siva Durga Prasad Paladugu668fdd42017-07-13 19:01:12 +0530156int __maybe_unused invoke_smc(u32 pm_api_id, u32 arg0, u32 arg1, u32 arg2,
157 u32 arg3, u32 *ret_payload)
Siva Durga Prasad Paladugu0e39bd72017-02-02 01:10:46 +0530158{
159 /*
160 * Added SIP service call Function Identifier
161 * Make sure to stay in x0 register
162 */
163 struct pt_regs regs;
164
165 regs.regs[0] = pm_api_id;
166 regs.regs[1] = ((u64)arg1 << 32) | arg0;
167 regs.regs[2] = ((u64)arg3 << 32) | arg2;
168
169 smc_call(&regs);
170
171 if (ret_payload != NULL) {
172 ret_payload[0] = (u32)regs.regs[0];
173 ret_payload[1] = upper_32_bits(regs.regs[0]);
174 ret_payload[2] = (u32)regs.regs[1];
175 ret_payload[3] = upper_32_bits(regs.regs[1]);
176 ret_payload[4] = (u32)regs.regs[2];
177 }
178
179 return regs.regs[0];
180}
181
Michal Simek8b353302017-02-07 14:32:26 +0100182#if defined(CONFIG_CLK_ZYNQMP)
Siva Durga Prasad Paladugu8406d472018-08-21 15:44:49 +0530183unsigned int zynqmp_pmufw_version(void)
Michal Simek8b353302017-02-07 14:32:26 +0100184{
185 int ret;
186 u32 ret_payload[PAYLOAD_ARG_CNT];
Siva Durga Prasad Paladugu8406d472018-08-21 15:44:49 +0530187 static u32 pm_api_version = ZYNQMP_PM_VERSION_INVALID;
Michal Simek8b353302017-02-07 14:32:26 +0100188
Siva Durga Prasad Paladugu8406d472018-08-21 15:44:49 +0530189 /*
190 * Get PMU version only once and later
191 * just return stored values instead of
192 * asking PMUFW again.
193 */
194 if (pm_api_version == ZYNQMP_PM_VERSION_INVALID) {
195 ret = invoke_smc(ZYNQMP_SIP_SVC_GET_API_VERSION, 0, 0, 0, 0,
196 ret_payload);
197 pm_api_version = ret_payload[1];
Michal Simek8b353302017-02-07 14:32:26 +0100198
Siva Durga Prasad Paladugu8406d472018-08-21 15:44:49 +0530199 if (ret)
200 panic("PMUFW is not found - Please load it!\n");
201 }
Michal Simek8b353302017-02-07 14:32:26 +0100202
Siva Durga Prasad Paladugu8406d472018-08-21 15:44:49 +0530203 return pm_api_version;
Michal Simek8b353302017-02-07 14:32:26 +0100204}
205#endif
206
Siva Durga Prasad Paladugu668fdd42017-07-13 19:01:12 +0530207static int zynqmp_mmio_rawwrite(const u32 address,
Siva Durga Prasad Paladugu0e39bd72017-02-02 01:10:46 +0530208 const u32 mask,
209 const u32 value)
210{
211 u32 data;
212 u32 value_local = value;
Michal Simekfaac0ce2018-06-13 10:38:33 +0200213 int ret;
214
215 ret = zynqmp_mmio_read(address, &data);
216 if (ret)
217 return ret;
Siva Durga Prasad Paladugu0e39bd72017-02-02 01:10:46 +0530218
Siva Durga Prasad Paladugu0e39bd72017-02-02 01:10:46 +0530219 data &= ~mask;
220 value_local &= mask;
221 value_local |= data;
222 writel(value_local, (ulong)address);
223 return 0;
224}
225
Siva Durga Prasad Paladugu668fdd42017-07-13 19:01:12 +0530226static int zynqmp_mmio_rawread(const u32 address, u32 *value)
Siva Durga Prasad Paladugu0e39bd72017-02-02 01:10:46 +0530227{
228 *value = readl((ulong)address);
229 return 0;
230}
Siva Durga Prasad Paladugu668fdd42017-07-13 19:01:12 +0530231
232int zynqmp_mmio_write(const u32 address,
233 const u32 mask,
234 const u32 value)
235{
236 if (IS_ENABLED(CONFIG_SPL_BUILD) || current_el() == 3)
237 return zynqmp_mmio_rawwrite(address, mask, value);
Heinrich Schuchardt9f92f792017-10-13 01:14:27 +0200238 else
Siva Durga Prasad Paladugu668fdd42017-07-13 19:01:12 +0530239 return invoke_smc(ZYNQMP_MMIO_WRITE, address, mask,
240 value, 0, NULL);
241
242 return -EINVAL;
243}
244
245int zynqmp_mmio_read(const u32 address, u32 *value)
246{
247 u32 ret_payload[PAYLOAD_ARG_CNT];
248 u32 ret;
249
250 if (!value)
251 return -EINVAL;
252
253 if (IS_ENABLED(CONFIG_SPL_BUILD) || current_el() == 3) {
254 ret = zynqmp_mmio_rawread(address, value);
Heinrich Schuchardt9f92f792017-10-13 01:14:27 +0200255 } else {
Siva Durga Prasad Paladugu668fdd42017-07-13 19:01:12 +0530256 ret = invoke_smc(ZYNQMP_MMIO_READ, address, 0, 0,
257 0, ret_payload);
258 *value = ret_payload[1];
259 }
260
261 return ret;
262}