blob: 6b57be912ac5917322686574028e0f0fdaf24b96 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Li Yang5f999732011-07-26 09:50:46 -05002/*
3 * Copyright 2010-2011 Freescale Semiconductor, Inc.
Biwen Lib0939dd2020-05-01 20:04:01 +08004 * Copyright 2020 NXP
Li Yang5f999732011-07-26 09:50:46 -05005 */
6
7/*
8 * QorIQ RDB boards configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Simon Glassfb64e362020-05-10 11:40:09 -060013#include <linux/stringify.h>
14
York Sun1dc69a62016-11-17 13:12:38 -080015#if defined(CONFIG_TARGET_P1020MBG)
Scott Wood98c02b52012-08-20 13:16:30 +000016#define CONFIG_BOARDNAME "P1020MBG-PC"
Li Yang5f999732011-07-26 09:50:46 -050017#define CONFIG_VSC7385_ENET
18#define CONFIG_SLIC
19#define __SW_BOOT_MASK 0x03
20#define __SW_BOOT_NOR 0xe4
21#define __SW_BOOT_SD 0x54
Scott Wood03fedda2012-10-12 18:02:24 -050022#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -050023#endif
24
York Sun8f250f92016-11-17 13:53:54 -080025#if defined(CONFIG_TARGET_P1020UTM)
Scott Wood98c02b52012-08-20 13:16:30 +000026#define CONFIG_BOARDNAME "P1020UTM-PC"
Li Yang5f999732011-07-26 09:50:46 -050027#define __SW_BOOT_MASK 0x03
28#define __SW_BOOT_NOR 0xe0
29#define __SW_BOOT_SD 0x50
Scott Wood03fedda2012-10-12 18:02:24 -050030#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -050031#endif
32
York Sun443108bf2016-11-17 13:52:44 -080033#if defined(CONFIG_TARGET_P1020RDB_PC)
Scott Wood98c02b52012-08-20 13:16:30 +000034#define CONFIG_BOARDNAME "P1020RDB-PC"
Li Yang5f999732011-07-26 09:50:46 -050035#define CONFIG_NAND_FSL_ELBC
Li Yang5f999732011-07-26 09:50:46 -050036#define CONFIG_VSC7385_ENET
37#define CONFIG_SLIC
38#define __SW_BOOT_MASK 0x03
39#define __SW_BOOT_NOR 0x5c
40#define __SW_BOOT_SPI 0x1c
41#define __SW_BOOT_SD 0x9c
42#define __SW_BOOT_NAND 0xec
43#define __SW_BOOT_PCIE 0x6c
Scott Wood03fedda2012-10-12 18:02:24 -050044#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -050045#endif
46
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080047/*
48 * P1020RDB-PD board has user selectable switches for evaluating different
49 * frequency and boot options for the P1020 device. The table that
50 * follow describe the available options. The front six binary number was in
51 * accordance with SW3[1:6].
52 * 111101 533 533 267 667 NOR Core0 boot; Core1 hold-off
53 * 101101 667 667 333 667 NOR Core0 boot; Core1 hold-off
54 * 011001 800 800 400 667 NOR Core0 boot; Core1 hold-off
55 * 001001 800 800 400 667 SD/MMC Core0 boot; Core1 hold-off
56 * 001101 800 800 400 667 SPI Core0 boot; Core1 hold-off
57 * 010001 800 800 400 667 NAND Core0 boot; Core1 hold-off
58 * 011101 800 800 400 667 PCIe-2 Core0 boot; Core1 hold-off
59 */
York Sun06732382016-11-17 13:53:33 -080060#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080061#define CONFIG_BOARDNAME "P1020RDB-PD"
62#define CONFIG_NAND_FSL_ELBC
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080063#define CONFIG_VSC7385_ENET
64#define CONFIG_SLIC
65#define __SW_BOOT_MASK 0x03
66#define __SW_BOOT_NOR 0x64
67#define __SW_BOOT_SPI 0x34
68#define __SW_BOOT_SD 0x24
69#define __SW_BOOT_NAND 0x44
70#define __SW_BOOT_PCIE 0x74
71#define CONFIG_SYS_L2_SIZE (256 << 10)
Yangbo Lu140b2bb2014-10-16 10:58:55 +080072/*
73 * Dynamic MTD Partition support with mtdparts
74 */
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080075#endif
76
York Sunba38a352016-11-17 13:43:18 -080077#if defined(CONFIG_TARGET_P1021RDB)
Scott Wood98c02b52012-08-20 13:16:30 +000078#define CONFIG_BOARDNAME "P1021RDB-PC"
Li Yang5f999732011-07-26 09:50:46 -050079#define CONFIG_NAND_FSL_ELBC
Li Yang5f999732011-07-26 09:50:46 -050080#define CONFIG_VSC7385_ENET
81#define CONFIG_SYS_LBC_LBCR 0x00080000 /* Implement conversion of
82 addresses in the LBC */
83#define __SW_BOOT_MASK 0x03
84#define __SW_BOOT_NOR 0x5c
85#define __SW_BOOT_SPI 0x1c
86#define __SW_BOOT_SD 0x9c
87#define __SW_BOOT_NAND 0xec
88#define __SW_BOOT_PCIE 0x6c
Scott Wood03fedda2012-10-12 18:02:24 -050089#define CONFIG_SYS_L2_SIZE (256 << 10)
Yangbo Lu140b2bb2014-10-16 10:58:55 +080090/*
91 * Dynamic MTD Partition support with mtdparts
92 */
Li Yang5f999732011-07-26 09:50:46 -050093#endif
94
York Sun028f29c2016-11-17 13:48:39 -080095#if defined(CONFIG_TARGET_P1024RDB)
Li Yang5f999732011-07-26 09:50:46 -050096#define CONFIG_BOARDNAME "P1024RDB"
97#define CONFIG_NAND_FSL_ELBC
Li Yang5f999732011-07-26 09:50:46 -050098#define CONFIG_SLIC
Li Yang5f999732011-07-26 09:50:46 -050099#define __SW_BOOT_MASK 0xf3
100#define __SW_BOOT_NOR 0x00
101#define __SW_BOOT_SPI 0x08
102#define __SW_BOOT_SD 0x04
103#define __SW_BOOT_NAND 0x0c
Scott Wood03fedda2012-10-12 18:02:24 -0500104#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -0500105#endif
106
York Suncc05c622016-11-17 14:10:14 -0800107#if defined(CONFIG_TARGET_P1025RDB)
Li Yang5f999732011-07-26 09:50:46 -0500108#define CONFIG_BOARDNAME "P1025RDB"
109#define CONFIG_NAND_FSL_ELBC
Li Yang5f999732011-07-26 09:50:46 -0500110#define CONFIG_SLIC
Li Yang5f999732011-07-26 09:50:46 -0500111
112#define CONFIG_SYS_LBC_LBCR 0x00080000 /* Implement conversion of
113 addresses in the LBC */
114#define __SW_BOOT_MASK 0xf3
115#define __SW_BOOT_NOR 0x00
116#define __SW_BOOT_SPI 0x08
117#define __SW_BOOT_SD 0x04
118#define __SW_BOOT_NAND 0x0c
Scott Wood03fedda2012-10-12 18:02:24 -0500119#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -0500120#endif
121
York Sun9c01ff22016-11-17 14:19:18 -0800122#if defined(CONFIG_TARGET_P2020RDB)
123#define CONFIG_BOARDNAME "P2020RDB-PC"
Li Yang5f999732011-07-26 09:50:46 -0500124#define CONFIG_NAND_FSL_ELBC
Li Yang5f999732011-07-26 09:50:46 -0500125#define CONFIG_VSC7385_ENET
126#define __SW_BOOT_MASK 0x03
127#define __SW_BOOT_NOR 0xc8
128#define __SW_BOOT_SPI 0x28
129#define __SW_BOOT_SD 0x68 /* or 0x18 */
130#define __SW_BOOT_NAND 0xe8
131#define __SW_BOOT_PCIE 0xa8
Scott Wood03fedda2012-10-12 18:02:24 -0500132#define CONFIG_SYS_L2_SIZE (512 << 10)
Yangbo Lu140b2bb2014-10-16 10:58:55 +0800133/*
134 * Dynamic MTD Partition support with mtdparts
135 */
Li Yang5f999732011-07-26 09:50:46 -0500136#endif
137
138#ifdef CONFIG_SDCARD
Ying Zhang28027d72013-09-06 17:30:56 +0800139#define CONFIG_SPL_FLUSH_IMAGE
140#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang25daf572014-01-24 15:50:06 +0800141#define CONFIG_SPL_PAD_TO 0x20000
142#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530143#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Ying Zhang28027d72013-09-06 17:30:56 +0800144#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
145#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +0800146#define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
Ying Zhang28027d72013-09-06 17:30:56 +0800147#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Ying Zhang28027d72013-09-06 17:30:56 +0800148#ifdef CONFIG_SPL_BUILD
149#define CONFIG_SPL_COMMON_INIT_DDR
150#endif
Li Yang5f999732011-07-26 09:50:46 -0500151#endif
152
153#ifdef CONFIG_SPIFLASH
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800154#define CONFIG_SPL_SPI_FLASH_MINIMAL
155#define CONFIG_SPL_FLUSH_IMAGE
156#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang25daf572014-01-24 15:50:06 +0800157#define CONFIG_SPL_PAD_TO 0x20000
158#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530159#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800160#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
161#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +0800162#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800163#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800164#ifdef CONFIG_SPL_BUILD
165#define CONFIG_SPL_COMMON_INIT_DDR
166#endif
Li Yang5f999732011-07-26 09:50:46 -0500167#endif
168
Miquel Raynald0935362019-10-03 19:50:03 +0200169#ifdef CONFIG_MTD_RAW_NAND
Ying Zhangb8b404d2013-09-06 17:30:58 +0800170#ifdef CONFIG_TPL_BUILD
Ying Zhangb8b404d2013-09-06 17:30:58 +0800171#define CONFIG_SPL_FLUSH_IMAGE
Ying Zhangb8b404d2013-09-06 17:30:58 +0800172#define CONFIG_SPL_NAND_INIT
Ying Zhangb8b404d2013-09-06 17:30:58 +0800173#define CONFIG_SPL_COMMON_INIT_DDR
174#define CONFIG_SPL_MAX_SIZE (128 << 10)
Tom Rini0a01a442019-01-22 17:09:24 -0500175#define CONFIG_TPL_TEXT_BASE 0xf8f81000
Ying Zhangb8b404d2013-09-06 17:30:58 +0800176#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530177#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800178#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
179#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
180#define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
181#elif defined(CONFIG_SPL_BUILD)
Scott Wood6915cc22012-09-21 16:31:00 -0500182#define CONFIG_SPL_INIT_MINIMAL
Scott Wood6915cc22012-09-21 16:31:00 -0500183#define CONFIG_SPL_FLUSH_IMAGE
184#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Benoît Thébaudeauf0180722013-04-11 09:35:49 +0000185#define CONFIG_SPL_MAX_SIZE 4096
Ying Zhangb8b404d2013-09-06 17:30:58 +0800186#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
187#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
188#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
189#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
190#endif /* not CONFIG_TPL_BUILD */
Scott Wood03fedda2012-10-12 18:02:24 -0500191
Ying Zhangb8b404d2013-09-06 17:30:58 +0800192#define CONFIG_SPL_PAD_TO 0x20000
193#define CONFIG_TPL_PAD_TO 0x20000
194#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Li Yang5f999732011-07-26 09:50:46 -0500195#endif
196
Li Yang5f999732011-07-26 09:50:46 -0500197#ifndef CONFIG_RESET_VECTOR_ADDRESS
198#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
199#endif
200
201#ifndef CONFIG_SYS_MONITOR_BASE
Tom Rini0a01a442019-01-22 17:09:24 -0500202#ifdef CONFIG_TPL_BUILD
203#define CONFIG_SYS_MONITOR_BASE CONFIG_TPL_TEXT_BASE
204#elif defined(CONFIG_SPL_BUILD)
Scott Wood6915cc22012-09-21 16:31:00 -0500205#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
206#else
Li Yang5f999732011-07-26 09:50:46 -0500207#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
208#endif
Scott Wood6915cc22012-09-21 16:31:00 -0500209#endif
Li Yang5f999732011-07-26 09:50:46 -0500210
Robert P. J. Daya8099812016-05-03 19:52:49 -0400211#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
212#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
Li Yang5f999732011-07-26 09:50:46 -0500213#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
214
Li Yang5f999732011-07-26 09:50:46 -0500215#define CONFIG_ENV_OVERWRITE
216
Li Yang5f999732011-07-26 09:50:46 -0500217#define CONFIG_SYS_SATA_MAX_DEVICE 2
Li Yang5f999732011-07-26 09:50:46 -0500218#define CONFIG_LBA48
219
York Sun9c01ff22016-11-17 14:19:18 -0800220#if defined(CONFIG_TARGET_P2020RDB)
Li Yang5f999732011-07-26 09:50:46 -0500221#define CONFIG_SYS_CLK_FREQ 100000000
222#else
223#define CONFIG_SYS_CLK_FREQ 66666666
224#endif
225#define CONFIG_DDR_CLK_FREQ 66666666
226
227#define CONFIG_HWCONFIG
228/*
229 * These can be toggled for performance analysis, otherwise use default.
230 */
231#define CONFIG_L2_CACHE
232#define CONFIG_BTB
233
Li Yang5f999732011-07-26 09:50:46 -0500234#define CONFIG_ENABLE_36BIT_PHYS
Li Yang5f999732011-07-26 09:50:46 -0500235
236#ifdef CONFIG_PHYS_64BIT
237#define CONFIG_ADDR_MAP 1
238#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
239#endif
240
Li Yang5f999732011-07-26 09:50:46 -0500241#define CONFIG_SYS_CCSRBAR 0xffe00000
242#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
243
244/* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
245 SPL code*/
Scott Wood6915cc22012-09-21 16:31:00 -0500246#ifdef CONFIG_SPL_BUILD
Li Yang5f999732011-07-26 09:50:46 -0500247#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
248#endif
249
250/* DDR Setup */
York Sun66f05142012-02-29 12:36:51 +0000251#define CONFIG_SYS_DDR_RAW_TIMING
Li Yang5f999732011-07-26 09:50:46 -0500252#define CONFIG_DDR_SPD
253#define CONFIG_SYS_SPD_BUS_NUM 1
254#define SPD_EEPROM_ADDRESS 0x52
Li Yang5f999732011-07-26 09:50:46 -0500255
York Sun06732382016-11-17 13:53:33 -0800256#if (defined(CONFIG_TARGET_P1020MBG) || defined(CONFIG_TARGET_P1020RDB_PD))
Li Yang5f999732011-07-26 09:50:46 -0500257#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
258#define CONFIG_CHIP_SELECTS_PER_CTRL 2
259#else
260#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_1G
261#define CONFIG_CHIP_SELECTS_PER_CTRL 1
262#endif
263#define CONFIG_SYS_SDRAM_SIZE (1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
264#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
265#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
266
Li Yang5f999732011-07-26 09:50:46 -0500267#define CONFIG_DIMM_SLOTS_PER_CTLR 1
268
269/* Default settings for DDR3 */
York Sun9c01ff22016-11-17 14:19:18 -0800270#ifndef CONFIG_TARGET_P2020RDB
Li Yang5f999732011-07-26 09:50:46 -0500271#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
272#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
273#define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
274#define CONFIG_SYS_DDR_CS1_BNDS 0x0040007f
275#define CONFIG_SYS_DDR_CS1_CONFIG 0x80014302
276#define CONFIG_SYS_DDR_CS1_CONFIG_2 0x00000000
277
278#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
279#define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
280#define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
281#define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
282
283#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
284#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8655A608
285#define CONFIG_SYS_DDR_SR_CNTR 0x00000000
286#define CONFIG_SYS_DDR_RCW_1 0x00000000
287#define CONFIG_SYS_DDR_RCW_2 0x00000000
288#define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */
289#define CONFIG_SYS_DDR_CONTROL_2 0x04401050
290#define CONFIG_SYS_DDR_TIMING_4 0x00220001
291#define CONFIG_SYS_DDR_TIMING_5 0x03402400
292
293#define CONFIG_SYS_DDR_TIMING_3 0x00020000
294#define CONFIG_SYS_DDR_TIMING_0 0x00330004
295#define CONFIG_SYS_DDR_TIMING_1 0x6f6B4846
296#define CONFIG_SYS_DDR_TIMING_2 0x0FA8C8CF
297#define CONFIG_SYS_DDR_CLK_CTRL 0x03000000
298#define CONFIG_SYS_DDR_MODE_1 0x40461520
299#define CONFIG_SYS_DDR_MODE_2 0x8000c000
300#define CONFIG_SYS_DDR_INTERVAL 0x0C300000
301#endif
302
Li Yang5f999732011-07-26 09:50:46 -0500303/*
304 * Memory map
305 *
Scott Wood5e621872012-10-02 19:35:18 -0500306 * 0x0000_0000 0x7fff_ffff DDR Up to 2GB cacheable
Li Yang5f999732011-07-26 09:50:46 -0500307 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable(PCIe * 3)
Scott Wood5e621872012-10-02 19:35:18 -0500308 * 0xec00_0000 0xefff_ffff NOR flash Up to 64M non-cacheable CS0/1
Scott Wood03fedda2012-10-12 18:02:24 -0500309 * 0xf8f8_0000 0xf8ff_ffff L2 SRAM Up to 512K cacheable
310 * (early boot only)
Scott Wood5e621872012-10-02 19:35:18 -0500311 * 0xff80_0000 0xff80_7fff NAND flash 32K non-cacheable CS1/0
312 * 0xff98_0000 0xff98_ffff PMC 64K non-cacheable CS2
313 * 0xffa0_0000 0xffaf_ffff CPLD 1M non-cacheable CS3
314 * 0xffb0_0000 0xffbf_ffff VSC7385 switch 1M non-cacheable CS2
Li Yang5f999732011-07-26 09:50:46 -0500315 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
Scott Wood5e621872012-10-02 19:35:18 -0500316 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K cacheable
Scott Wood5e621872012-10-02 19:35:18 -0500317 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
Li Yang5f999732011-07-26 09:50:46 -0500318 */
319
Li Yang5f999732011-07-26 09:50:46 -0500320/*
321 * Local Bus Definitions
322 */
York Sun06732382016-11-17 13:53:33 -0800323#if (defined(CONFIG_TARGET_P1020MBG) || defined(CONFIG_TARGET_P1020RDB_PD))
Li Yang5f999732011-07-26 09:50:46 -0500324#define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */
325#define CONFIG_SYS_FLASH_BASE 0xec000000
York Sun8f250f92016-11-17 13:53:54 -0800326#elif defined(CONFIG_TARGET_P1020UTM)
Li Yang5f999732011-07-26 09:50:46 -0500327#define CONFIG_SYS_MAX_FLASH_SECT 256 /* 32M */
328#define CONFIG_SYS_FLASH_BASE 0xee000000
329#else
330#define CONFIG_SYS_MAX_FLASH_SECT 128 /* 16M */
331#define CONFIG_SYS_FLASH_BASE 0xef000000
332#endif
333
Li Yang5f999732011-07-26 09:50:46 -0500334#ifdef CONFIG_PHYS_64BIT
335#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
336#else
337#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
338#endif
339
Timur Tabib56570c2012-07-06 07:39:26 +0000340#define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
Li Yang5f999732011-07-26 09:50:46 -0500341 | BR_PS_16 | BR_V)
342
343#define CONFIG_FLASH_OR_PRELIM 0xfc000ff7
344
345#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
346#define CONFIG_SYS_FLASH_QUIET_TEST
347#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
348
349#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
350
351#undef CONFIG_SYS_FLASH_CHECKSUM
352#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
353#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
354
Li Yang5f999732011-07-26 09:50:46 -0500355#define CONFIG_SYS_FLASH_EMPTY_INFO
Li Yang5f999732011-07-26 09:50:46 -0500356
357/* Nand Flash */
358#ifdef CONFIG_NAND_FSL_ELBC
359#define CONFIG_SYS_NAND_BASE 0xff800000
360#ifdef CONFIG_PHYS_64BIT
361#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
362#else
363#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
364#endif
365
366#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
367#define CONFIG_SYS_MAX_NAND_DEVICE 1
York Sun06732382016-11-17 13:53:33 -0800368#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800369#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
370#else
Li Yang5f999732011-07-26 09:50:46 -0500371#define CONFIG_SYS_NAND_BLOCK_SIZE (16 * 1024)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800372#endif
Li Yang5f999732011-07-26 09:50:46 -0500373
Timur Tabib56570c2012-07-06 07:39:26 +0000374#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
Li Yang5f999732011-07-26 09:50:46 -0500375 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
376 | BR_PS_8 /* Port Size = 8 bit */ \
377 | BR_MS_FCM /* MSEL = FCM */ \
378 | BR_V) /* valid */
York Sun06732382016-11-17 13:53:33 -0800379#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800380#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB \
381 | OR_FCM_PGS /* Large Page*/ \
382 | OR_FCM_CSCT \
383 | OR_FCM_CST \
384 | OR_FCM_CHT \
385 | OR_FCM_SCY_1 \
386 | OR_FCM_TRLX \
387 | OR_FCM_EHTR)
388#else
Li Yang5f999732011-07-26 09:50:46 -0500389#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* small page */ \
390 | OR_FCM_CSCT \
391 | OR_FCM_CST \
392 | OR_FCM_CHT \
393 | OR_FCM_SCY_1 \
394 | OR_FCM_TRLX \
395 | OR_FCM_EHTR)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800396#endif
Li Yang5f999732011-07-26 09:50:46 -0500397#endif /* CONFIG_NAND_FSL_ELBC */
398
Li Yang5f999732011-07-26 09:50:46 -0500399#define CONFIG_SYS_INIT_RAM_LOCK
400#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
401#ifdef CONFIG_PHYS_64BIT
402#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
403#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
404/* The assembler doesn't like typecast */
405#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
406 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
407 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
408#else
409/* Initial L1 address */
410#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
411#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
412#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
413#endif
414/* Size of used area in RAM */
415#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
416
417#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
418 GENERATED_GBL_DATA_SIZE)
419#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
420
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530421#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Li Yang5f999732011-07-26 09:50:46 -0500422#define CONFIG_SYS_MALLOC_LEN (1024 * 1024)/* Reserved for malloc */
423
424#define CONFIG_SYS_CPLD_BASE 0xffa00000
425#ifdef CONFIG_PHYS_64BIT
426#define CONFIG_SYS_CPLD_BASE_PHYS 0xfffa00000ull
427#else
428#define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
429#endif
430/* CPLD config size: 1Mb */
431#define CONFIG_CPLD_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) | \
432 BR_PS_8 | BR_V)
433#define CONFIG_CPLD_OR_PRELIM (0xfff009f7)
434
435#define CONFIG_SYS_PMC_BASE 0xff980000
436#define CONFIG_SYS_PMC_BASE_PHYS CONFIG_SYS_PMC_BASE
437#define CONFIG_PMC_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_PMC_BASE_PHYS) | \
438 BR_PS_8 | BR_V)
439#define CONFIG_PMC_OR_PRELIM (OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
440 OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR | \
441 OR_GPCM_EAD)
442
Miquel Raynald0935362019-10-03 19:50:03 +0200443#ifdef CONFIG_MTD_RAW_NAND
Li Yang5f999732011-07-26 09:50:46 -0500444#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
445#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
446#define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
447#define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
448#else
449#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
450#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
451#ifdef CONFIG_NAND_FSL_ELBC
452#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
453#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
454#endif
455#endif
456#define CONFIG_SYS_BR3_PRELIM CONFIG_CPLD_BR_PRELIM /* CPLD Base Address */
457#define CONFIG_SYS_OR3_PRELIM CONFIG_CPLD_OR_PRELIM /* CPLD Options */
458
Li Yang5f999732011-07-26 09:50:46 -0500459/* Vsc7385 switch */
460#ifdef CONFIG_VSC7385_ENET
461#define CONFIG_SYS_VSC7385_BASE 0xffb00000
462
463#ifdef CONFIG_PHYS_64BIT
464#define CONFIG_SYS_VSC7385_BASE_PHYS 0xfffb00000ull
465#else
466#define CONFIG_SYS_VSC7385_BASE_PHYS CONFIG_SYS_VSC7385_BASE
467#endif
468
469#define CONFIG_SYS_VSC7385_BR_PRELIM \
470 (BR_PHYS_ADDR(CONFIG_SYS_VSC7385_BASE_PHYS) | BR_PS_8 | BR_V)
471#define CONFIG_SYS_VSC7385_OR_PRELIM (OR_AM_128KB | OR_GPCM_CSNT | \
472 OR_GPCM_XACS | OR_GPCM_SCY_15 | OR_GPCM_SETA | \
473 OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
474
475#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_VSC7385_BR_PRELIM
476#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_VSC7385_OR_PRELIM
477
478/* The size of the VSC7385 firmware image */
479#define CONFIG_VSC7385_IMAGE_SIZE 8192
480#endif
481
Ying Zhang28027d72013-09-06 17:30:56 +0800482/*
483 * Config the L2 Cache as L2 SRAM
484*/
485#if defined(CONFIG_SPL_BUILD)
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800486#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
Ying Zhang28027d72013-09-06 17:30:56 +0800487#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
488#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
489#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
490#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
Ying Zhang28027d72013-09-06 17:30:56 +0800491#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
Ying Zhang354846f2014-01-24 15:50:07 +0800492#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
Ying Zhang354846f2014-01-24 15:50:07 +0800493#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
York Sun9c01ff22016-11-17 14:19:18 -0800494#if defined(CONFIG_TARGET_P2020RDB)
Ying Zhang354846f2014-01-24 15:50:07 +0800495#define CONFIG_SPL_RELOC_MALLOC_SIZE (364 << 10)
496#else
497#define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10)
498#endif
Miquel Raynald0935362019-10-03 19:50:03 +0200499#elif defined(CONFIG_MTD_RAW_NAND)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800500#ifdef CONFIG_TPL_BUILD
501#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
502#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
503#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
504#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
505#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
506#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
507#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
508#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
509#else
510#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
511#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
512#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
513#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000)
514#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
515#endif /* CONFIG_TPL_BUILD */
Ying Zhang28027d72013-09-06 17:30:56 +0800516#endif
517#endif
518
Li Yang5f999732011-07-26 09:50:46 -0500519/* Serial Port - controlled on board with jumper J8
520 * open - index 2
521 * shorted - index 1
522 */
Li Yang5f999732011-07-26 09:50:46 -0500523#undef CONFIG_SERIAL_SOFTWARE_FIFO
Li Yang5f999732011-07-26 09:50:46 -0500524#define CONFIG_SYS_NS16550_SERIAL
525#define CONFIG_SYS_NS16550_REG_SIZE 1
526#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Ying Zhang28027d72013-09-06 17:30:56 +0800527#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
Li Yang5f999732011-07-26 09:50:46 -0500528#define CONFIG_NS16550_MIN_FUNCTIONS
529#endif
530
531#define CONFIG_SYS_BAUDRATE_TABLE \
532 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
533
534#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
535#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
536
Li Yang5f999732011-07-26 09:50:46 -0500537/* I2C */
Biwen Lib0939dd2020-05-01 20:04:01 +0800538#ifndef CONFIG_DM_I2C
Heiko Schocherf2850742012-10-24 13:48:22 +0200539#define CONFIG_SYS_I2C
Heiko Schocherf2850742012-10-24 13:48:22 +0200540#define CONFIG_SYS_FSL_I2C_SPEED 400000
541#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
542#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
543#define CONFIG_SYS_FSL_I2C2_SPEED 400000
544#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
545#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
546#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Biwen Lib0939dd2020-05-01 20:04:01 +0800547#else
548#define CONFIG_I2C_SET_DEFAULT_BUS_NUM
549#define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
550#endif
551
552#define CONFIG_SYS_I2C_FSL
Li Yang5f999732011-07-26 09:50:46 -0500553#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
Li Yang5f999732011-07-26 09:50:46 -0500554#define CONFIG_SYS_SPD_BUS_NUM 1 /* For rom_loc and flash bank */
555
556/*
557 * I2C2 EEPROM
558 */
559#undef CONFIG_ID_EEPROM
560
561#define CONFIG_RTC_PT7C4338
562#define CONFIG_SYS_I2C_RTC_ADDR 0x68
563#define CONFIG_SYS_I2C_PCA9557_ADDR 0x18
564
565/* enable read and write access to EEPROM */
Li Yang5f999732011-07-26 09:50:46 -0500566#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
567#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
568#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
569
Li Yang5f999732011-07-26 09:50:46 -0500570#if defined(CONFIG_PCI)
571/*
572 * General PCI
573 * Memory space is mapped 1-1, but I/O space must start from 0.
574 */
575
576/* controller 2, direct to uli, tgtid 2, Base address 9000 */
Li Yang5f999732011-07-26 09:50:46 -0500577#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
578#ifdef CONFIG_PHYS_64BIT
Li Yang5f999732011-07-26 09:50:46 -0500579#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
580#else
Li Yang5f999732011-07-26 09:50:46 -0500581#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
582#endif
Li Yang5f999732011-07-26 09:50:46 -0500583#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
Li Yang5f999732011-07-26 09:50:46 -0500584#ifdef CONFIG_PHYS_64BIT
585#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
586#else
587#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
588#endif
Li Yang5f999732011-07-26 09:50:46 -0500589
590/* controller 1, Slot 2, tgtid 1, Base address a000 */
Li Yang5f999732011-07-26 09:50:46 -0500591#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
592#ifdef CONFIG_PHYS_64BIT
Li Yang5f999732011-07-26 09:50:46 -0500593#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
594#else
Li Yang5f999732011-07-26 09:50:46 -0500595#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
596#endif
Li Yang5f999732011-07-26 09:50:46 -0500597#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
Li Yang5f999732011-07-26 09:50:46 -0500598#ifdef CONFIG_PHYS_64BIT
599#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
600#else
601#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
602#endif
Hou Zhiqiang047860d2019-08-27 11:04:08 +0000603
604#if !defined(CONFIG_DM_PCI)
605#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
606#define CONFIG_PCI_INDIRECT_BRIDGE
607#define CONFIG_SYS_PCIE2_NAME "PCIe SLOT"
608#ifdef CONFIG_PHYS_64BIT
609#define CONFIG_SYS_PCIE2_MEM_BUS 0xc0000000
610#else
611#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
612#endif
613#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
614#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
615#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
616
617#define CONFIG_SYS_PCIE1_NAME "mini PCIe SLOT"
618#ifdef CONFIG_PHYS_64BIT
619#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
620#else
621#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
622#endif
623#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
624#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Li Yang5f999732011-07-26 09:50:46 -0500625#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Hou Zhiqiang047860d2019-08-27 11:04:08 +0000626#endif
Li Yang5f999732011-07-26 09:50:46 -0500627
Li Yang5f999732011-07-26 09:50:46 -0500628#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Li Yang5f999732011-07-26 09:50:46 -0500629#endif /* CONFIG_PCI */
630
631#if defined(CONFIG_TSEC_ENET)
Li Yang5f999732011-07-26 09:50:46 -0500632#define CONFIG_TSEC1
633#define CONFIG_TSEC1_NAME "eTSEC1"
634#define CONFIG_TSEC2
635#define CONFIG_TSEC2_NAME "eTSEC2"
636#define CONFIG_TSEC3
637#define CONFIG_TSEC3_NAME "eTSEC3"
638
639#define TSEC1_PHY_ADDR 2
640#define TSEC2_PHY_ADDR 0
641#define TSEC3_PHY_ADDR 1
642
643#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
644#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
645#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
646
647#define TSEC1_PHYIDX 0
648#define TSEC2_PHYIDX 0
649#define TSEC3_PHYIDX 0
650
651#define CONFIG_ETHPRIME "eTSEC1"
652
Li Yang5f999732011-07-26 09:50:46 -0500653#define CONFIG_HAS_ETH0
654#define CONFIG_HAS_ETH1
655#define CONFIG_HAS_ETH2
656#endif /* CONFIG_TSEC_ENET */
657
658#ifdef CONFIG_QE
659/* QE microcode/firmware address */
Zhao Qiang83a90842014-03-21 16:21:44 +0800660#define CONFIG_SYS_QE_FW_ADDR 0xefec0000
Timur Tabi275f4bb2011-11-22 09:21:25 -0600661#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
Li Yang5f999732011-07-26 09:50:46 -0500662#endif /* CONFIG_QE */
663
York Suncc05c622016-11-17 14:10:14 -0800664#ifdef CONFIG_TARGET_P1025RDB
Li Yang5f999732011-07-26 09:50:46 -0500665/*
666 * QE UEC ethernet configuration
667 */
668#define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120)
669
670#undef CONFIG_UEC_ETH
671#define CONFIG_PHY_MODE_NEED_CHANGE
672
673#define CONFIG_UEC_ETH1 /* ETH1 */
674#define CONFIG_HAS_ETH0
675
676#ifdef CONFIG_UEC_ETH1
677#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
678#define CONFIG_SYS_UEC1_RX_CLK QE_CLK12 /* CLK12 for MII */
679#define CONFIG_SYS_UEC1_TX_CLK QE_CLK9 /* CLK9 for MII */
680#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
681#define CONFIG_SYS_UEC1_PHY_ADDR 0x0 /* 0x0 for MII */
682#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
683#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
684#endif /* CONFIG_UEC_ETH1 */
685
686#define CONFIG_UEC_ETH5 /* ETH5 */
687#define CONFIG_HAS_ETH1
688
689#ifdef CONFIG_UEC_ETH5
690#define CONFIG_SYS_UEC5_UCC_NUM 4 /* UCC5 */
691#define CONFIG_SYS_UEC5_RX_CLK QE_CLK_NONE
692#define CONFIG_SYS_UEC5_TX_CLK QE_CLK13 /* CLK 13 for RMII */
693#define CONFIG_SYS_UEC5_ETH_TYPE FAST_ETH
694#define CONFIG_SYS_UEC5_PHY_ADDR 0x3 /* 0x3 for RMII */
695#define CONFIG_SYS_UEC5_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
696#define CONFIG_SYS_UEC5_INTERFACE_SPEED 100
697#endif /* CONFIG_UEC_ETH5 */
York Suncc05c622016-11-17 14:10:14 -0800698#endif /* CONFIG_TARGET_P1025RDB */
Li Yang5f999732011-07-26 09:50:46 -0500699
700/*
701 * Environment
702 */
Tom Rini5cd7ece2019-11-18 20:02:10 -0500703#if defined(CONFIG_SDCARD)
Fabio Estevamae8c45e2012-01-11 09:20:50 +0000704#define CONFIG_FSL_FIXED_MMC_LOCATION
Li Yang5f999732011-07-26 09:50:46 -0500705#define CONFIG_SYS_MMC_ENV_DEV 0
Miquel Raynald0935362019-10-03 19:50:03 +0200706#elif defined(CONFIG_MTD_RAW_NAND)
Tom Rini5cd7ece2019-11-18 20:02:10 -0500707#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800708#ifdef CONFIG_TPL_BUILD
Tom Rini5cd7ece2019-11-18 20:02:10 -0500709#define SPL_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
Ying Zhangb8b404d2013-09-06 17:30:58 +0800710#endif
Scott Wood6915cc22012-09-21 16:31:00 -0500711#elif defined(CONFIG_SYS_RAMBOOT)
Tom Rini5cd7ece2019-11-18 20:02:10 -0500712#define SPL_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Li Yang5f999732011-07-26 09:50:46 -0500713#endif
714
715#define CONFIG_LOADS_ECHO /* echo on for serial download */
716#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
717
718/*
Li Yang5f999732011-07-26 09:50:46 -0500719 * USB
720 */
721#define CONFIG_HAS_FSL_DR_USB
722
723#if defined(CONFIG_HAS_FSL_DR_USB)
Tom Riniceed5d22017-05-12 22:33:27 -0400724#ifdef CONFIG_USB_EHCI_HCD
Li Yang5f999732011-07-26 09:50:46 -0500725#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
726#define CONFIG_USB_EHCI_FSL
Li Yang5f999732011-07-26 09:50:46 -0500727#endif
728#endif
729
York Sun06732382016-11-17 13:53:33 -0800730#if defined(CONFIG_TARGET_P1020RDB_PD)
ramneek mehresh3ca2b9a2014-05-13 15:36:07 +0530731#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
732#endif
733
Li Yang5f999732011-07-26 09:50:46 -0500734#ifdef CONFIG_MMC
Li Yang5f999732011-07-26 09:50:46 -0500735#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Li Yang5f999732011-07-26 09:50:46 -0500736#endif
737
Li Yang5f999732011-07-26 09:50:46 -0500738#undef CONFIG_WATCHDOG /* watchdog disabled */
739
740/*
741 * Miscellaneous configurable options
742 */
Li Yang5f999732011-07-26 09:50:46 -0500743#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Li Yang5f999732011-07-26 09:50:46 -0500744
745/*
746 * For booting Linux, the board info and command line data
747 * have to be in the first 64 MB of memory, since this is
748 * the maximum mapped by the Linux kernel during initialization.
749 */
750#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux*/
751#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
752
753#if defined(CONFIG_CMD_KGDB)
754#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Li Yang5f999732011-07-26 09:50:46 -0500755#endif
756
757/*
758 * Environment Configuration
759 */
Mario Six790d8442018-03-28 14:38:20 +0200760#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000761#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000762#define CONFIG_BOOTFILE "uImage"
Li Yang5f999732011-07-26 09:50:46 -0500763#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
764
765/* default location for tftp and bootm */
766#define CONFIG_LOADADDR 1000000
767
Li Yang5f999732011-07-26 09:50:46 -0500768#ifdef __SW_BOOT_NOR
769#define __NOR_RST_CMD \
770norboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NOR 1; \
771i2c mw 18 3 __SW_BOOT_MASK 1; reset
772#endif
773#ifdef __SW_BOOT_SPI
774#define __SPI_RST_CMD \
775spiboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SPI 1; \
776i2c mw 18 3 __SW_BOOT_MASK 1; reset
777#endif
778#ifdef __SW_BOOT_SD
779#define __SD_RST_CMD \
780sdboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SD 1; \
781i2c mw 18 3 __SW_BOOT_MASK 1; reset
782#endif
783#ifdef __SW_BOOT_NAND
784#define __NAND_RST_CMD \
785nandboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NAND 1; \
786i2c mw 18 3 __SW_BOOT_MASK 1; reset
787#endif
788#ifdef __SW_BOOT_PCIE
789#define __PCIE_RST_CMD \
790pciboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_PCIE 1; \
791i2c mw 18 3 __SW_BOOT_MASK 1; reset
792#endif
793
794#define CONFIG_EXTRA_ENV_SETTINGS \
795"netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200796"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Li Yang5f999732011-07-26 09:50:46 -0500797"loadaddr=1000000\0" \
798"bootfile=uImage\0" \
799"tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200800 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
801 "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
802 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
803 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
804 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
Li Yang5f999732011-07-26 09:50:46 -0500805"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" \
806"consoledev=ttyS0\0" \
807"ramdiskaddr=2000000\0" \
808"ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500809"fdtaddr=1e00000\0" \
Li Yang5f999732011-07-26 09:50:46 -0500810"bdev=sda1\0" \
811"jffs2nor=mtdblock3\0" \
812"norbootaddr=ef080000\0" \
813"norfdtaddr=ef040000\0" \
814"jffs2nand=mtdblock9\0" \
815"nandbootaddr=100000\0" \
816"nandfdtaddr=80000\0" \
817"ramdisk_size=120000\0" \
818"map_lowernorbank=i2c dev 1; i2c mw 18 1 02 1; i2c mw 18 3 fd 1\0" \
819"map_uppernorbank=i2c dev 1; i2c mw 18 1 00 1; i2c mw 18 3 fd 1\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200820__stringify(__NOR_RST_CMD)"\0" \
821__stringify(__SPI_RST_CMD)"\0" \
822__stringify(__SD_RST_CMD)"\0" \
823__stringify(__NAND_RST_CMD)"\0" \
824__stringify(__PCIE_RST_CMD)"\0"
Li Yang5f999732011-07-26 09:50:46 -0500825
826#define CONFIG_NFSBOOTCOMMAND \
827"setenv bootargs root=/dev/nfs rw " \
828"nfsroot=$serverip:$rootpath " \
829"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
830"console=$consoledev,$baudrate $othbootargs;" \
831"tftp $loadaddr $bootfile;" \
832"tftp $fdtaddr $fdtfile;" \
833"bootm $loadaddr - $fdtaddr"
834
835#define CONFIG_HDBOOT \
836"setenv bootargs root=/dev/$bdev rw rootdelay=30 " \
837"console=$consoledev,$baudrate $othbootargs;" \
838"usb start;" \
839"ext2load usb 0:1 $loadaddr /boot/$bootfile;" \
840"ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \
841"bootm $loadaddr - $fdtaddr"
842
843#define CONFIG_USB_FAT_BOOT \
844"setenv bootargs root=/dev/ram rw " \
845"console=$consoledev,$baudrate $othbootargs " \
846"ramdisk_size=$ramdisk_size;" \
847"usb start;" \
848"fatload usb 0:2 $loadaddr $bootfile;" \
849"fatload usb 0:2 $fdtaddr $fdtfile;" \
850"fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
851"bootm $loadaddr $ramdiskaddr $fdtaddr"
852
853#define CONFIG_USB_EXT2_BOOT \
854"setenv bootargs root=/dev/ram rw " \
855"console=$consoledev,$baudrate $othbootargs " \
856"ramdisk_size=$ramdisk_size;" \
857"usb start;" \
858"ext2load usb 0:4 $loadaddr $bootfile;" \
859"ext2load usb 0:4 $fdtaddr $fdtfile;" \
860"ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
861"bootm $loadaddr $ramdiskaddr $fdtaddr"
862
863#define CONFIG_NORBOOT \
864"setenv bootargs root=/dev/$jffs2nor rw " \
865"console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;" \
866"bootm $norbootaddr - $norfdtaddr"
867
868#define CONFIG_RAMBOOTCOMMAND \
869"setenv bootargs root=/dev/ram rw " \
870"console=$consoledev,$baudrate $othbootargs " \
871"ramdisk_size=$ramdisk_size;" \
872"tftp $ramdiskaddr $ramdiskfile;" \
873"tftp $loadaddr $bootfile;" \
874"tftp $fdtaddr $fdtfile;" \
875"bootm $loadaddr $ramdiskaddr $fdtaddr"
876
877#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
878
879#endif /* __CONFIG_H */