blob: e46e076f16b09c737fb3521f8dd1ec62a05f0bf8 [file] [log] [blame]
York Sun56cc3db2014-09-08 12:20:00 -07001/*
Mingkai Hu0e58b512015-10-26 19:47:50 +08002 * Copyright 2014-2015, Freescale Semiconductor
York Sun56cc3db2014-09-08 12:20:00 -07003 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
Mingkai Hu0e58b512015-10-26 19:47:50 +08007#ifndef _FSL_LAYERSCAPE_MP_H
8#define _FSL_LAYERSCAPE_MP_H
York Sun56cc3db2014-09-08 12:20:00 -07009
10/*
11* Each spin table element is defined as
12* struct {
13* uint64_t entry_addr;
14* uint64_t status;
15* uint64_t lpid;
16* };
17* we pad this struct to 64 bytes so each entry is in its own cacheline
18* the actual spin table is an array of these structures
19*/
20#define SPIN_TABLE_ELEM_ENTRY_ADDR_IDX 0
21#define SPIN_TABLE_ELEM_STATUS_IDX 1
22#define SPIN_TABLE_ELEM_LPID_IDX 2
23#define WORDS_PER_SPIN_TABLE_ENTRY 8 /* pad to 64 bytes */
24#define SPIN_TABLE_ELEM_SIZE 64
25
26#define id_to_core(x) ((x & 3) | (x >> 6))
27#ifndef __ASSEMBLY__
28extern u64 __spin_table[];
York Sun77a10972015-03-20 19:28:08 -070029extern u64 __real_cntfrq;
York Sun56cc3db2014-09-08 12:20:00 -070030extern u64 *secondary_boot_code;
31extern size_t __secondary_boot_code_size;
Mingkai Hu0e58b512015-10-26 19:47:50 +080032int fsl_layerscape_wake_seconday_cores(void);
York Sun56cc3db2014-09-08 12:20:00 -070033void *get_spin_tbl_addr(void);
34phys_addr_t determine_mp_bootpg(void);
35void secondary_boot_func(void);
Arnab Basu0cb19422015-01-06 13:18:41 -080036int is_core_online(u64 cpu_id);
York Sun56cc3db2014-09-08 12:20:00 -070037#endif
Mingkai Hu0e58b512015-10-26 19:47:50 +080038#endif /* _FSL_LAYERSCAPE_MP_H */