blob: 812c5e4e6bee312c7d4a273ec12964aa08311c99 [file] [log] [blame]
wdenk591dda52002-11-18 00:14:45 +00001/*
Graeme Russ45fc1d82011-04-13 19:43:26 +10002 * (C) Copyright 2008-2011
3 * Graeme Russ, <graeme.russ@gmail.com>
4 *
wdenk591dda52002-11-18 00:14:45 +00005 * (C) Copyright 2002
Albert ARIBAUD60fbc8d2011-08-04 18:45:45 +02006 * Daniel Engström, Omicron Ceti AB, <daniel@omicron.se>
wdenk57b2d802003-06-27 21:31:46 +00007 *
wdenk591dda52002-11-18 00:14:45 +00008 * (C) Copyright 2002
9 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
10 * Marius Groeger <mgroeger@sysgo.de>
11 *
12 * (C) Copyright 2002
13 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
14 * Alex Zuepke <azu@sysgo.de>
15 *
Bin Meng035c1d22014-11-09 22:18:56 +080016 * Part of this file is adapted from coreboot
17 * src/arch/x86/lib/cpu.c
18 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020019 * SPDX-License-Identifier: GPL-2.0+
wdenk591dda52002-11-18 00:14:45 +000020 */
21
wdenk591dda52002-11-18 00:14:45 +000022#include <common.h>
23#include <command.h>
Bin Mengf967f9a2015-06-17 11:15:36 +080024#include <dm.h>
Simon Glass463fac22014-10-10 08:21:55 -060025#include <errno.h>
26#include <malloc.h>
Stefan Reinauer2acf8482012-12-02 04:49:50 +000027#include <asm/control_regs.h>
Simon Glass463fac22014-10-10 08:21:55 -060028#include <asm/cpu.h>
Bin Mengf967f9a2015-06-17 11:15:36 +080029#include <asm/lapic.h>
30#include <asm/mp.h>
Bin Mengc45a93b2015-07-06 16:31:30 +080031#include <asm/msr.h>
32#include <asm/mtrr.h>
Simon Glass9f0afe72014-11-12 22:42:26 -070033#include <asm/post.h>
Graeme Russ25391d12011-02-12 15:11:30 +110034#include <asm/processor.h>
Graeme Russ93efcb22011-02-12 15:11:32 +110035#include <asm/processor-flags.h>
Graeme Russ278638d2008-12-07 10:29:02 +110036#include <asm/interrupt.h>
Bin Mengf17cea62015-04-24 18:10:04 +080037#include <asm/tables.h>
Gabe Black6ed18882011-11-16 23:32:50 +000038#include <linux/compiler.h>
wdenk591dda52002-11-18 00:14:45 +000039
Bin Meng035c1d22014-11-09 22:18:56 +080040DECLARE_GLOBAL_DATA_PTR;
41
Graeme Russ45fc1d82011-04-13 19:43:26 +100042/*
43 * Constructor for a conventional segment GDT (or LDT) entry
44 * This is a macro so it can be used in initialisers
45 */
Graeme Russ1ce0a602010-10-07 20:03:21 +110046#define GDT_ENTRY(flags, base, limit) \
47 ((((base) & 0xff000000ULL) << (56-24)) | \
48 (((flags) & 0x0000f0ffULL) << 40) | \
49 (((limit) & 0x000f0000ULL) << (48-16)) | \
50 (((base) & 0x00ffffffULL) << 16) | \
51 (((limit) & 0x0000ffffULL)))
52
Graeme Russ1ce0a602010-10-07 20:03:21 +110053struct gdt_ptr {
54 u16 len;
55 u32 ptr;
Graeme Russfdee8b12011-11-08 02:33:13 +000056} __packed;
Graeme Russ1ce0a602010-10-07 20:03:21 +110057
Bin Meng035c1d22014-11-09 22:18:56 +080058struct cpu_device_id {
59 unsigned vendor;
60 unsigned device;
61};
62
63struct cpuinfo_x86 {
64 uint8_t x86; /* CPU family */
65 uint8_t x86_vendor; /* CPU vendor */
66 uint8_t x86_model;
67 uint8_t x86_mask;
68};
69
70/*
71 * List of cpu vendor strings along with their normalized
72 * id values.
73 */
74static struct {
75 int vendor;
76 const char *name;
77} x86_vendors[] = {
78 { X86_VENDOR_INTEL, "GenuineIntel", },
79 { X86_VENDOR_CYRIX, "CyrixInstead", },
80 { X86_VENDOR_AMD, "AuthenticAMD", },
81 { X86_VENDOR_UMC, "UMC UMC UMC ", },
82 { X86_VENDOR_NEXGEN, "NexGenDriven", },
83 { X86_VENDOR_CENTAUR, "CentaurHauls", },
84 { X86_VENDOR_RISE, "RiseRiseRise", },
85 { X86_VENDOR_TRANSMETA, "GenuineTMx86", },
86 { X86_VENDOR_TRANSMETA, "TransmetaCPU", },
87 { X86_VENDOR_NSC, "Geode by NSC", },
88 { X86_VENDOR_SIS, "SiS SiS SiS ", },
89};
90
91static const char *const x86_vendor_name[] = {
92 [X86_VENDOR_INTEL] = "Intel",
93 [X86_VENDOR_CYRIX] = "Cyrix",
94 [X86_VENDOR_AMD] = "AMD",
95 [X86_VENDOR_UMC] = "UMC",
96 [X86_VENDOR_NEXGEN] = "NexGen",
97 [X86_VENDOR_CENTAUR] = "Centaur",
98 [X86_VENDOR_RISE] = "Rise",
99 [X86_VENDOR_TRANSMETA] = "Transmeta",
100 [X86_VENDOR_NSC] = "NSC",
101 [X86_VENDOR_SIS] = "SiS",
102};
103
Graeme Russ14d37612011-12-29 21:45:33 +1100104static void load_ds(u32 segment)
Graeme Russ1ce0a602010-10-07 20:03:21 +1100105{
Graeme Russ14d37612011-12-29 21:45:33 +1100106 asm volatile("movl %0, %%ds" : : "r" (segment * X86_GDT_ENTRY_SIZE));
107}
108
109static void load_es(u32 segment)
110{
111 asm volatile("movl %0, %%es" : : "r" (segment * X86_GDT_ENTRY_SIZE));
112}
113
114static void load_fs(u32 segment)
115{
116 asm volatile("movl %0, %%fs" : : "r" (segment * X86_GDT_ENTRY_SIZE));
117}
118
119static void load_gs(u32 segment)
120{
121 asm volatile("movl %0, %%gs" : : "r" (segment * X86_GDT_ENTRY_SIZE));
122}
123
124static void load_ss(u32 segment)
125{
126 asm volatile("movl %0, %%ss" : : "r" (segment * X86_GDT_ENTRY_SIZE));
127}
Graeme Russ1ce0a602010-10-07 20:03:21 +1100128
Graeme Russ14d37612011-12-29 21:45:33 +1100129static void load_gdt(const u64 *boot_gdt, u16 num_entries)
130{
131 struct gdt_ptr gdt;
132
Simon Glass9fc71c12014-11-14 20:56:29 -0700133 gdt.len = (num_entries * X86_GDT_ENTRY_SIZE) - 1;
Graeme Russ14d37612011-12-29 21:45:33 +1100134 gdt.ptr = (u32)boot_gdt;
Graeme Russ1ce0a602010-10-07 20:03:21 +1100135
Graeme Russ14d37612011-12-29 21:45:33 +1100136 asm volatile("lgdtl %0\n" : : "m" (gdt));
Graeme Russ1ce0a602010-10-07 20:03:21 +1100137}
138
Simon Glass0e27b872015-08-10 20:44:32 -0600139void arch_setup_gd(gd_t *new_gd)
Graeme Russ35368962011-12-31 22:58:15 +1100140{
Simon Glass0e27b872015-08-10 20:44:32 -0600141 u64 *gdt_addr;
142
Simon Glass9909bf32015-08-10 20:44:31 -0600143 gdt_addr = new_gd->arch.gdt;
144
Bin Mengbf6edd62015-10-07 20:19:09 -0700145 /*
146 * CS: code, read/execute, 4 GB, base 0
147 *
148 * Some OS (like VxWorks) requires GDT entry 1 to be the 32-bit CS
149 */
150 gdt_addr[X86_GDT_ENTRY_UNUSED] = GDT_ENTRY(0xc09b, 0, 0xfffff);
Graeme Russ35368962011-12-31 22:58:15 +1100151 gdt_addr[X86_GDT_ENTRY_32BIT_CS] = GDT_ENTRY(0xc09b, 0, 0xfffff);
152
153 /* DS: data, read/write, 4 GB, base 0 */
154 gdt_addr[X86_GDT_ENTRY_32BIT_DS] = GDT_ENTRY(0xc093, 0, 0xfffff);
155
156 /* FS: data, read/write, 4 GB, base (Global Data Pointer) */
Simon Glass9909bf32015-08-10 20:44:31 -0600157 new_gd->arch.gd_addr = new_gd;
Simon Glass2c5ca202012-12-13 20:48:42 +0000158 gdt_addr[X86_GDT_ENTRY_32BIT_FS] = GDT_ENTRY(0xc093,
Simon Glass9909bf32015-08-10 20:44:31 -0600159 (ulong)&new_gd->arch.gd_addr, 0xfffff);
Graeme Russ35368962011-12-31 22:58:15 +1100160
161 /* 16-bit CS: code, read/execute, 64 kB, base 0 */
Simon Glass9fc71c12014-11-14 20:56:29 -0700162 gdt_addr[X86_GDT_ENTRY_16BIT_CS] = GDT_ENTRY(0x009b, 0, 0x0ffff);
Graeme Russ35368962011-12-31 22:58:15 +1100163
164 /* 16-bit DS: data, read/write, 64 kB, base 0 */
Simon Glass9fc71c12014-11-14 20:56:29 -0700165 gdt_addr[X86_GDT_ENTRY_16BIT_DS] = GDT_ENTRY(0x0093, 0, 0x0ffff);
166
167 gdt_addr[X86_GDT_ENTRY_16BIT_FLAT_CS] = GDT_ENTRY(0x809b, 0, 0xfffff);
168 gdt_addr[X86_GDT_ENTRY_16BIT_FLAT_DS] = GDT_ENTRY(0x8093, 0, 0xfffff);
Graeme Russ35368962011-12-31 22:58:15 +1100169
170 load_gdt(gdt_addr, X86_GDT_NUM_ENTRIES);
171 load_ds(X86_GDT_ENTRY_32BIT_DS);
172 load_es(X86_GDT_ENTRY_32BIT_DS);
173 load_gs(X86_GDT_ENTRY_32BIT_DS);
174 load_ss(X86_GDT_ENTRY_32BIT_DS);
175 load_fs(X86_GDT_ENTRY_32BIT_FS);
176}
177
Bin Menga3c9fb02015-06-07 11:33:13 +0800178#ifdef CONFIG_HAVE_FSP
179/*
180 * Setup FSP execution environment GDT
181 *
182 * Per Intel FSP external architecture specification, before calling any FSP
183 * APIs, we need make sure the system is in flat 32-bit mode and both the code
184 * and data selectors should have full 4GB access range. Here we reuse the one
185 * we used in arch/x86/cpu/start16.S, and reload the segement registers.
186 */
187void setup_fsp_gdt(void)
188{
189 load_gdt((const u64 *)(gdt_rom + CONFIG_RESET_SEG_START), 4);
190 load_ds(X86_GDT_ENTRY_32BIT_DS);
191 load_ss(X86_GDT_ENTRY_32BIT_DS);
192 load_es(X86_GDT_ENTRY_32BIT_DS);
193 load_fs(X86_GDT_ENTRY_32BIT_DS);
194 load_gs(X86_GDT_ENTRY_32BIT_DS);
195}
196#endif
197
Gabe Black846d08e2012-10-20 12:33:10 +0000198int __weak x86_cleanup_before_linux(void)
199{
Simon Glassbcc28da2013-04-17 16:13:35 +0000200#ifdef CONFIG_BOOTSTAGE_STASH
Simon Glass5322d622015-03-02 17:04:37 -0700201 bootstage_stash((void *)CONFIG_BOOTSTAGE_STASH_ADDR,
Simon Glassbcc28da2013-04-17 16:13:35 +0000202 CONFIG_BOOTSTAGE_STASH_SIZE);
203#endif
204
Gabe Black846d08e2012-10-20 12:33:10 +0000205 return 0;
206}
207
Bin Meng035c1d22014-11-09 22:18:56 +0800208/*
209 * Cyrix CPUs without cpuid or with cpuid not yet enabled can be detected
210 * by the fact that they preserve the flags across the division of 5/2.
211 * PII and PPro exhibit this behavior too, but they have cpuid available.
212 */
213
214/*
215 * Perform the Cyrix 5/2 test. A Cyrix won't change
216 * the flags, while other 486 chips will.
217 */
218static inline int test_cyrix_52div(void)
219{
220 unsigned int test;
221
222 __asm__ __volatile__(
223 "sahf\n\t" /* clear flags (%eax = 0x0005) */
224 "div %b2\n\t" /* divide 5 by 2 */
225 "lahf" /* store flags into %ah */
226 : "=a" (test)
227 : "0" (5), "q" (2)
228 : "cc");
229
230 /* AH is 0x02 on Cyrix after the divide.. */
231 return (unsigned char) (test >> 8) == 0x02;
232}
233
234/*
235 * Detect a NexGen CPU running without BIOS hypercode new enough
236 * to have CPUID. (Thanks to Herbert Oppmann)
237 */
238
239static int deep_magic_nexgen_probe(void)
240{
241 int ret;
242
243 __asm__ __volatile__ (
244 " movw $0x5555, %%ax\n"
245 " xorw %%dx,%%dx\n"
246 " movw $2, %%cx\n"
247 " divw %%cx\n"
248 " movl $0, %%eax\n"
249 " jnz 1f\n"
250 " movl $1, %%eax\n"
251 "1:\n"
252 : "=a" (ret) : : "cx", "dx");
253 return ret;
254}
255
256static bool has_cpuid(void)
257{
258 return flag_is_changeable_p(X86_EFLAGS_ID);
259}
260
Bin Meng47eac042015-01-22 11:29:40 +0800261static bool has_mtrr(void)
262{
263 return cpuid_edx(0x00000001) & (1 << 12) ? true : false;
264}
265
Bin Meng035c1d22014-11-09 22:18:56 +0800266static int build_vendor_name(char *vendor_name)
267{
268 struct cpuid_result result;
269 result = cpuid(0x00000000);
270 unsigned int *name_as_ints = (unsigned int *)vendor_name;
271
272 name_as_ints[0] = result.ebx;
273 name_as_ints[1] = result.edx;
274 name_as_ints[2] = result.ecx;
275
276 return result.eax;
277}
278
279static void identify_cpu(struct cpu_device_id *cpu)
280{
281 char vendor_name[16];
282 int i;
283
284 vendor_name[0] = '\0'; /* Unset */
Simon Glass14a89a92014-11-12 20:27:55 -0700285 cpu->device = 0; /* fix gcc 4.4.4 warning */
Bin Meng035c1d22014-11-09 22:18:56 +0800286
287 /* Find the id and vendor_name */
288 if (!has_cpuid()) {
289 /* Its a 486 if we can modify the AC flag */
290 if (flag_is_changeable_p(X86_EFLAGS_AC))
291 cpu->device = 0x00000400; /* 486 */
292 else
293 cpu->device = 0x00000300; /* 386 */
294 if ((cpu->device == 0x00000400) && test_cyrix_52div()) {
295 memcpy(vendor_name, "CyrixInstead", 13);
296 /* If we ever care we can enable cpuid here */
297 }
298 /* Detect NexGen with old hypercode */
299 else if (deep_magic_nexgen_probe())
300 memcpy(vendor_name, "NexGenDriven", 13);
301 }
302 if (has_cpuid()) {
303 int cpuid_level;
304
305 cpuid_level = build_vendor_name(vendor_name);
306 vendor_name[12] = '\0';
307
308 /* Intel-defined flags: level 0x00000001 */
309 if (cpuid_level >= 0x00000001) {
310 cpu->device = cpuid_eax(0x00000001);
311 } else {
312 /* Have CPUID level 0 only unheard of */
313 cpu->device = 0x00000400;
314 }
315 }
316 cpu->vendor = X86_VENDOR_UNKNOWN;
317 for (i = 0; i < ARRAY_SIZE(x86_vendors); i++) {
318 if (memcmp(vendor_name, x86_vendors[i].name, 12) == 0) {
319 cpu->vendor = x86_vendors[i].vendor;
320 break;
321 }
322 }
323}
324
325static inline void get_fms(struct cpuinfo_x86 *c, uint32_t tfms)
326{
327 c->x86 = (tfms >> 8) & 0xf;
328 c->x86_model = (tfms >> 4) & 0xf;
329 c->x86_mask = tfms & 0xf;
330 if (c->x86 == 0xf)
331 c->x86 += (tfms >> 20) & 0xff;
332 if (c->x86 >= 0x6)
333 c->x86_model += ((tfms >> 16) & 0xF) << 4;
334}
335
Graeme Russ121931c2011-02-12 15:11:35 +1100336int x86_cpu_init_f(void)
wdenk591dda52002-11-18 00:14:45 +0000337{
Graeme Russ93efcb22011-02-12 15:11:32 +1100338 const u32 em_rst = ~X86_CR0_EM;
339 const u32 mp_ne_set = X86_CR0_MP | X86_CR0_NE;
340
Simon Glass2b6d80b2015-08-04 12:34:00 -0600341 if (ll_boot_init()) {
342 /* initialize FPU, reset EM, set MP and NE */
343 asm ("fninit\n" \
344 "movl %%cr0, %%eax\n" \
345 "andl %0, %%eax\n" \
346 "orl %1, %%eax\n" \
347 "movl %%eax, %%cr0\n" \
348 : : "i" (em_rst), "i" (mp_ne_set) : "eax");
349 }
wdenk57b2d802003-06-27 21:31:46 +0000350
Bin Meng035c1d22014-11-09 22:18:56 +0800351 /* identify CPU via cpuid and store the decoded info into gd->arch */
352 if (has_cpuid()) {
353 struct cpu_device_id cpu;
354 struct cpuinfo_x86 c;
355
356 identify_cpu(&cpu);
357 get_fms(&c, cpu.device);
358 gd->arch.x86 = c.x86;
359 gd->arch.x86_vendor = cpu.vendor;
360 gd->arch.x86_model = c.x86_model;
361 gd->arch.x86_mask = c.x86_mask;
362 gd->arch.x86_device = cpu.device;
Bin Meng47eac042015-01-22 11:29:40 +0800363
364 gd->arch.has_mtrr = has_mtrr();
Bin Meng035c1d22014-11-09 22:18:56 +0800365 }
Simon Glass5888bd22015-07-03 18:28:27 -0600366 /* Don't allow PCI region 3 to use memory in the 2-4GB memory hole */
367 gd->pci_ram_top = 0x80000000U;
Bin Meng035c1d22014-11-09 22:18:56 +0800368
Bin Mengc45a93b2015-07-06 16:31:30 +0800369 /* Configure fixed range MTRRs for some legacy regions */
370 if (gd->arch.has_mtrr) {
371 u64 mtrr_cap;
372
373 mtrr_cap = native_read_msr(MTRR_CAP_MSR);
374 if (mtrr_cap & MTRR_CAP_FIX) {
375 /* Mark the VGA RAM area as uncacheable */
Bin Meng268ca832015-07-15 16:23:38 +0800376 native_write_msr(MTRR_FIX_16K_A0000_MSR,
377 MTRR_FIX_TYPE(MTRR_TYPE_UNCACHEABLE),
378 MTRR_FIX_TYPE(MTRR_TYPE_UNCACHEABLE));
Bin Mengc45a93b2015-07-06 16:31:30 +0800379
Bin Meng268ca832015-07-15 16:23:38 +0800380 /*
381 * Mark the PCI ROM area as cacheable to improve ROM
382 * execution performance.
383 */
384 native_write_msr(MTRR_FIX_4K_C0000_MSR,
385 MTRR_FIX_TYPE(MTRR_TYPE_WRBACK),
386 MTRR_FIX_TYPE(MTRR_TYPE_WRBACK));
387 native_write_msr(MTRR_FIX_4K_C8000_MSR,
388 MTRR_FIX_TYPE(MTRR_TYPE_WRBACK),
389 MTRR_FIX_TYPE(MTRR_TYPE_WRBACK));
390 native_write_msr(MTRR_FIX_4K_D0000_MSR,
391 MTRR_FIX_TYPE(MTRR_TYPE_WRBACK),
392 MTRR_FIX_TYPE(MTRR_TYPE_WRBACK));
393 native_write_msr(MTRR_FIX_4K_D8000_MSR,
394 MTRR_FIX_TYPE(MTRR_TYPE_WRBACK),
395 MTRR_FIX_TYPE(MTRR_TYPE_WRBACK));
Bin Mengc45a93b2015-07-06 16:31:30 +0800396
397 /* Enable the fixed range MTRRs */
398 msr_setbits_64(MTRR_DEF_TYPE_MSR, MTRR_DEF_TYPE_FIX_EN);
399 }
400 }
401
Graeme Russ078395c2009-11-24 20:04:21 +1100402 return 0;
403}
404
Graeme Russ6e256002011-12-27 22:46:43 +1100405void x86_enable_caches(void)
406{
Stefan Reinauer2acf8482012-12-02 04:49:50 +0000407 unsigned long cr0;
Graeme Russ121931c2011-02-12 15:11:35 +1100408
Stefan Reinauer2acf8482012-12-02 04:49:50 +0000409 cr0 = read_cr0();
410 cr0 &= ~(X86_CR0_NW | X86_CR0_CD);
411 write_cr0(cr0);
412 wbinvd();
Graeme Russ6e256002011-12-27 22:46:43 +1100413}
414void enable_caches(void) __attribute__((weak, alias("x86_enable_caches")));
Graeme Russ121931c2011-02-12 15:11:35 +1100415
Stefan Reinauer2acf8482012-12-02 04:49:50 +0000416void x86_disable_caches(void)
417{
418 unsigned long cr0;
419
420 cr0 = read_cr0();
421 cr0 |= X86_CR0_NW | X86_CR0_CD;
422 wbinvd();
423 write_cr0(cr0);
424 wbinvd();
425}
426void disable_caches(void) __attribute__((weak, alias("x86_disable_caches")));
427
Graeme Russ6e256002011-12-27 22:46:43 +1100428int x86_init_cache(void)
429{
430 enable_caches();
431
wdenk591dda52002-11-18 00:14:45 +0000432 return 0;
433}
Graeme Russ6e256002011-12-27 22:46:43 +1100434int init_cache(void) __attribute__((weak, alias("x86_init_cache")));
wdenk591dda52002-11-18 00:14:45 +0000435
Wolfgang Denk6262d0212010-06-28 22:00:46 +0200436int do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
wdenk591dda52002-11-18 00:14:45 +0000437{
Graeme Russfdee8b12011-11-08 02:33:13 +0000438 printf("resetting ...\n");
Graeme Russ45fc1d82011-04-13 19:43:26 +1000439
440 /* wait 50 ms */
441 udelay(50000);
wdenk591dda52002-11-18 00:14:45 +0000442 disable_interrupts();
443 reset_cpu(0);
444
445 /*NOTREACHED*/
446 return 0;
447}
448
Graeme Russfdee8b12011-11-08 02:33:13 +0000449void flush_cache(unsigned long dummy1, unsigned long dummy2)
wdenk591dda52002-11-18 00:14:45 +0000450{
451 asm("wbinvd\n");
wdenk591dda52002-11-18 00:14:45 +0000452}
Graeme Russ278638d2008-12-07 10:29:02 +1100453
Simon Glass83374332014-11-06 13:20:08 -0700454__weak void reset_cpu(ulong addr)
Graeme Russ278638d2008-12-07 10:29:02 +1100455{
Simon Glasse0e7bd02015-04-28 20:11:29 -0600456 /* Do a hard reset through the chipset's reset control register */
457 outb(SYS_RST | RST_CPU, PORT_RESET);
458 for (;;)
459 cpu_hlt();
460}
461
462void x86_full_reset(void)
463{
464 outb(FULL_RST | SYS_RST | RST_CPU, PORT_RESET);
Graeme Russ278638d2008-12-07 10:29:02 +1100465}
Stefan Reinauer2acf8482012-12-02 04:49:50 +0000466
467int dcache_status(void)
468{
Simon Glasscecf90e2015-07-31 09:31:26 -0600469 return !(read_cr0() & X86_CR0_CD);
Stefan Reinauer2acf8482012-12-02 04:49:50 +0000470}
471
472/* Define these functions to allow ehch-hcd to function */
473void flush_dcache_range(unsigned long start, unsigned long stop)
474{
475}
476
477void invalidate_dcache_range(unsigned long start, unsigned long stop)
478{
479}
Simon Glass2baa3bb2013-02-28 19:26:11 +0000480
481void dcache_enable(void)
482{
483 enable_caches();
484}
485
486void dcache_disable(void)
487{
488 disable_caches();
489}
490
491void icache_enable(void)
492{
493}
494
495void icache_disable(void)
496{
497}
498
499int icache_status(void)
500{
501 return 1;
502}
Simon Glassd8d9fec2014-10-10 08:21:52 -0600503
504void cpu_enable_paging_pae(ulong cr3)
505{
506 __asm__ __volatile__(
507 /* Load the page table address */
508 "movl %0, %%cr3\n"
509 /* Enable pae */
510 "movl %%cr4, %%eax\n"
511 "orl $0x00000020, %%eax\n"
512 "movl %%eax, %%cr4\n"
513 /* Enable paging */
514 "movl %%cr0, %%eax\n"
515 "orl $0x80000000, %%eax\n"
516 "movl %%eax, %%cr0\n"
517 :
518 : "r" (cr3)
519 : "eax");
520}
521
522void cpu_disable_paging_pae(void)
523{
524 /* Turn off paging */
525 __asm__ __volatile__ (
526 /* Disable paging */
527 "movl %%cr0, %%eax\n"
528 "andl $0x7fffffff, %%eax\n"
529 "movl %%eax, %%cr0\n"
530 /* Disable pae */
531 "movl %%cr4, %%eax\n"
532 "andl $0xffffffdf, %%eax\n"
533 "movl %%eax, %%cr4\n"
534 :
535 :
536 : "eax");
537}
Simon Glass2f2efbc2014-10-10 08:21:54 -0600538
Bin Meng035c1d22014-11-09 22:18:56 +0800539static bool can_detect_long_mode(void)
Simon Glass2f2efbc2014-10-10 08:21:54 -0600540{
Bin Meng035c1d22014-11-09 22:18:56 +0800541 return cpuid_eax(0x80000000) > 0x80000000UL;
542}
Simon Glass2f2efbc2014-10-10 08:21:54 -0600543
Bin Meng035c1d22014-11-09 22:18:56 +0800544static bool has_long_mode(void)
545{
546 return cpuid_edx(0x80000001) & (1 << 29) ? true : false;
Simon Glass2f2efbc2014-10-10 08:21:54 -0600547}
548
Bin Meng035c1d22014-11-09 22:18:56 +0800549int cpu_has_64bit(void)
Simon Glass2f2efbc2014-10-10 08:21:54 -0600550{
Bin Meng035c1d22014-11-09 22:18:56 +0800551 return has_cpuid() && can_detect_long_mode() &&
552 has_long_mode();
553}
Simon Glass2f2efbc2014-10-10 08:21:54 -0600554
Bin Meng035c1d22014-11-09 22:18:56 +0800555const char *cpu_vendor_name(int vendor)
556{
557 const char *name;
558 name = "<invalid cpu vendor>";
559 if ((vendor < (ARRAY_SIZE(x86_vendor_name))) &&
560 (x86_vendor_name[vendor] != 0))
561 name = x86_vendor_name[vendor];
Simon Glass2f2efbc2014-10-10 08:21:54 -0600562
Bin Meng035c1d22014-11-09 22:18:56 +0800563 return name;
Simon Glass2f2efbc2014-10-10 08:21:54 -0600564}
565
Simon Glass543bb142014-11-10 18:00:26 -0700566char *cpu_get_name(char *name)
Simon Glass2f2efbc2014-10-10 08:21:54 -0600567{
Simon Glass543bb142014-11-10 18:00:26 -0700568 unsigned int *name_as_ints = (unsigned int *)name;
Bin Meng035c1d22014-11-09 22:18:56 +0800569 struct cpuid_result regs;
Simon Glass543bb142014-11-10 18:00:26 -0700570 char *ptr;
Bin Meng035c1d22014-11-09 22:18:56 +0800571 int i;
Simon Glass2f2efbc2014-10-10 08:21:54 -0600572
Simon Glass543bb142014-11-10 18:00:26 -0700573 /* This bit adds up to 48 bytes */
Bin Meng035c1d22014-11-09 22:18:56 +0800574 for (i = 0; i < 3; i++) {
575 regs = cpuid(0x80000002 + i);
576 name_as_ints[i * 4 + 0] = regs.eax;
577 name_as_ints[i * 4 + 1] = regs.ebx;
578 name_as_ints[i * 4 + 2] = regs.ecx;
579 name_as_ints[i * 4 + 3] = regs.edx;
580 }
Simon Glass543bb142014-11-10 18:00:26 -0700581 name[CPU_MAX_NAME_LEN - 1] = '\0';
Simon Glass2f2efbc2014-10-10 08:21:54 -0600582
Bin Meng035c1d22014-11-09 22:18:56 +0800583 /* Skip leading spaces. */
Simon Glass543bb142014-11-10 18:00:26 -0700584 ptr = name;
585 while (*ptr == ' ')
586 ptr++;
Bin Meng035c1d22014-11-09 22:18:56 +0800587
Simon Glass543bb142014-11-10 18:00:26 -0700588 return ptr;
Simon Glass2f2efbc2014-10-10 08:21:54 -0600589}
590
Simon Glass543bb142014-11-10 18:00:26 -0700591int default_print_cpuinfo(void)
Simon Glass2f2efbc2014-10-10 08:21:54 -0600592{
Bin Meng035c1d22014-11-09 22:18:56 +0800593 printf("CPU: %s, vendor %s, device %xh\n",
594 cpu_has_64bit() ? "x86_64" : "x86",
595 cpu_vendor_name(gd->arch.x86_vendor), gd->arch.x86_device);
Simon Glass2f2efbc2014-10-10 08:21:54 -0600596
597 return 0;
598}
Simon Glass463fac22014-10-10 08:21:55 -0600599
600#define PAGETABLE_SIZE (6 * 4096)
601
602/**
603 * build_pagetable() - build a flat 4GiB page table structure for 64-bti mode
604 *
605 * @pgtable: Pointer to a 24iKB block of memory
606 */
607static void build_pagetable(uint32_t *pgtable)
608{
609 uint i;
610
611 memset(pgtable, '\0', PAGETABLE_SIZE);
612
613 /* Level 4 needs a single entry */
614 pgtable[0] = (uint32_t)&pgtable[1024] + 7;
615
616 /* Level 3 has one 64-bit entry for each GiB of memory */
617 for (i = 0; i < 4; i++) {
618 pgtable[1024 + i * 2] = (uint32_t)&pgtable[2048] +
619 0x1000 * i + 7;
620 }
621
622 /* Level 2 has 2048 64-bit entries, each repesenting 2MiB */
623 for (i = 0; i < 2048; i++)
624 pgtable[2048 + i * 2] = 0x183 + (i << 21UL);
625}
626
627int cpu_jump_to_64bit(ulong setup_base, ulong target)
628{
629 uint32_t *pgtable;
630
631 pgtable = memalign(4096, PAGETABLE_SIZE);
632 if (!pgtable)
633 return -ENOMEM;
634
635 build_pagetable(pgtable);
636 cpu_call64((ulong)pgtable, setup_base, target);
637 free(pgtable);
638
639 return -EFAULT;
640}
Simon Glass9f0afe72014-11-12 22:42:26 -0700641
642void show_boot_progress(int val)
643{
644#if MIN_PORT80_KCLOCKS_DELAY
645 /*
646 * Scale the time counter reading to avoid using 64 bit arithmetics.
647 * Can't use get_timer() here becuase it could be not yet
648 * initialized or even implemented.
649 */
650 if (!gd->arch.tsc_prev) {
651 gd->arch.tsc_base_kclocks = rdtsc() / 1000;
652 gd->arch.tsc_prev = 0;
653 } else {
654 uint32_t now;
655
656 do {
657 now = rdtsc() / 1000 - gd->arch.tsc_base_kclocks;
658 } while (now < (gd->arch.tsc_prev + MIN_PORT80_KCLOCKS_DELAY));
659 gd->arch.tsc_prev = now;
660 }
661#endif
662 outb(val, POST_PORT);
663}
Bin Mengf17cea62015-04-24 18:10:04 +0800664
665#ifndef CONFIG_SYS_COREBOOT
666int last_stage_init(void)
667{
668 write_tables();
669
670 return 0;
671}
672#endif
Simon Glass02fe5e62015-04-29 22:26:01 -0600673
Bin Mengf967f9a2015-06-17 11:15:36 +0800674#ifdef CONFIG_SMP
675static int enable_smis(struct udevice *cpu, void *unused)
676{
677 return 0;
678}
679
680static struct mp_flight_record mp_steps[] = {
681 MP_FR_BLOCK_APS(mp_init_cpu, NULL, mp_init_cpu, NULL),
682 /* Wait for APs to finish initialization before proceeding */
683 MP_FR_BLOCK_APS(NULL, NULL, enable_smis, NULL),
684};
685
686static int x86_mp_init(void)
687{
688 struct mp_params mp_params;
689
Bin Mengf967f9a2015-06-17 11:15:36 +0800690 mp_params.parallel_microcode_load = 0,
691 mp_params.flight_plan = &mp_steps[0];
692 mp_params.num_records = ARRAY_SIZE(mp_steps);
693 mp_params.microcode_pointer = 0;
694
695 if (mp_init(&mp_params)) {
696 printf("Warning: MP init failure\n");
697 return -EIO;
698 }
699
700 return 0;
701}
702#endif
703
Simon Glass02fe5e62015-04-29 22:26:01 -0600704__weak int x86_init_cpus(void)
705{
Bin Mengf967f9a2015-06-17 11:15:36 +0800706#ifdef CONFIG_SMP
707 debug("Init additional CPUs\n");
708 x86_mp_init();
Bin Meng89727762015-07-22 01:21:12 -0700709#else
710 struct udevice *dev;
711
712 /*
713 * This causes the cpu-x86 driver to be probed.
714 * We don't check return value here as we want to allow boards
715 * which have not been converted to use cpu uclass driver to boot.
716 */
717 uclass_first_device(UCLASS_CPU, &dev);
Bin Mengf967f9a2015-06-17 11:15:36 +0800718#endif
719
Simon Glass02fe5e62015-04-29 22:26:01 -0600720 return 0;
721}
722
723int cpu_init_r(void)
724{
Simon Glass2b6d80b2015-08-04 12:34:00 -0600725 if (ll_boot_init())
726 return x86_init_cpus();
727
728 return 0;
Simon Glass02fe5e62015-04-29 22:26:01 -0600729}