blob: 0948d0d9878f77a4319258a1ea2644038ed75ee0 [file] [log] [blame]
Timur Tabi054838e2006-10-31 18:44:42 -06001/*
Kumar Gala6a6d9482009-07-28 21:49:52 -05002 * Copyright (C) Freescale Semiconductor, Inc. 2006.
Timur Tabi054838e2006-10-31 18:44:42 -06003 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02004 * SPDX-License-Identifier: GPL-2.0+
Timur Tabi054838e2006-10-31 18:44:42 -06005 */
6
7/*
Timur Tabi435e3a72007-01-31 15:54:29 -06008 MPC8349E-mITX and MPC8349E-mITX-GP board configuration file
Timur Tabi054838e2006-10-31 18:44:42 -06009
10 Memory map:
11
12 0x0000_0000-0x0FFF_FFFF DDR SDRAM (256 MB)
13 0x8000_0000-0x9FFF_FFFF PCI1 memory space (512 MB)
14 0xA000_0000-0xBFFF_FFFF PCI2 memory space (512 MB)
15 0xE000_0000-0xEFFF_FFFF IMMR (1 MB)
16 0xE200_0000-0xE2FF_FFFF PCI1 I/O space (16 MB)
17 0xE300_0000-0xE3FF_FFFF PCI2 I/O space (16 MB)
Timur Tabi435e3a72007-01-31 15:54:29 -060018 0xF000_0000-0xF000_FFFF Compact Flash (MPC8349E-mITX only)
Timur Tabi054838e2006-10-31 18:44:42 -060019 0xF001_0000-0xF001_FFFF Local bus expansion slot
Timur Tabi435e3a72007-01-31 15:54:29 -060020 0xF800_0000-0xF801_FFFF Vitesse 7385 Parallel Interface (MPC8349E-mITX only)
21 0xFE00_0000-0xFE7F_FFFF First 8MB bank of Flash memory
22 0xFE80_0000-0xFEFF_FFFF Second 8MB bank of Flash memory (MPC8349E-mITX only)
Timur Tabi054838e2006-10-31 18:44:42 -060023
24 I2C address list:
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010025 Align. Board
26 Bus Addr Part No. Description Length Location
Timur Tabi054838e2006-10-31 18:44:42 -060027 ----------------------------------------------------------------
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010028 I2C0 0x50 M24256-BWMN6P Board EEPROM 2 U64
Timur Tabi054838e2006-10-31 18:44:42 -060029
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010030 I2C1 0x20 PCF8574 I2C Expander 0 U8
31 I2C1 0x21 PCF8574 I2C Expander 0 U10
32 I2C1 0x38 PCF8574A I2C Expander 0 U8
33 I2C1 0x39 PCF8574A I2C Expander 0 U10
34 I2C1 0x51 (DDR) DDR EEPROM 1 U1
35 I2C1 0x68 DS1339 RTC 1 U68
Timur Tabi054838e2006-10-31 18:44:42 -060036
37 Note that a given board has *either* a pair of 8574s or a pair of 8574As.
38*/
39
40#ifndef __CONFIG_H
41#define __CONFIG_H
42
Wolfgang Denk0708bc62010-10-07 21:51:12 +020043#if (CONFIG_SYS_TEXT_BASE == 0xFE000000)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020044#define CONFIG_SYS_LOWBOOT
Timur Tabi435e3a72007-01-31 15:54:29 -060045#endif
Timur Tabi054838e2006-10-31 18:44:42 -060046
47/*
48 * High Level Configuration Options
49 */
Peter Tyser72f2d392009-05-22 17:23:25 -050050#define CONFIG_MPC834x /* MPC834x family (8343, 8347, 8349) */
Timur Tabi054838e2006-10-31 18:44:42 -060051#define CONFIG_MPC8349 /* MPC8349 specific */
52
Joe Hershberger2ce021f2011-10-11 23:57:15 -050053#define CONFIG_SYS_IMMR 0xE0000000 /* The IMMR is relocated to here */
Timur Tabi054838e2006-10-31 18:44:42 -060054
Timur Tabi3e1d49a2008-02-08 13:15:55 -060055#define CONFIG_MISC_INIT_F
56#define CONFIG_MISC_INIT_R
Timur Tabi435e3a72007-01-31 15:54:29 -060057
Timur Tabi3e1d49a2008-02-08 13:15:55 -060058/*
59 * On-board devices
60 */
Timur Tabi435e3a72007-01-31 15:54:29 -060061
62#ifdef CONFIG_MPC8349ITX
Joe Hershberger2ce021f2011-10-11 23:57:15 -050063/* The CF card interface on the back of the board */
64#define CONFIG_COMPACT_FLASH
Timur Tabi3e1d49a2008-02-08 13:15:55 -060065#define CONFIG_VSC7385_ENET /* VSC7385 ethernet support */
Valeriy Glushkovce9d5852009-06-30 15:48:41 +030066#define CONFIG_SYS_USB_HOST /* use the EHCI USB controller */
Timur Tabi435e3a72007-01-31 15:54:29 -060067#endif
Timur Tabi054838e2006-10-31 18:44:42 -060068
Timur Tabi435e3a72007-01-31 15:54:29 -060069#define CONFIG_RTC_DS1337
Heiko Schocherf2850742012-10-24 13:48:22 +020070#define CONFIG_SYS_I2C
Timur Tabi054838e2006-10-31 18:44:42 -060071
Timur Tabi435e3a72007-01-31 15:54:29 -060072/*
73 * Device configurations
74 */
75
76/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +020077#ifdef CONFIG_SYS_I2C
78#define CONFIG_SYS_I2C_FSL
79#define CONFIG_SYS_FSL_I2C_SPEED 400000
80#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
81#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
82#define CONFIG_SYS_FSL_I2C2_SPEED 400000
83#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
84#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Timur Tabi054838e2006-10-31 18:44:42 -060085
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086#define CONFIG_SYS_SPD_BUS_NUM 1 /* The I2C bus for SPD */
Valeriy Glushkov3da9bbf2009-02-04 18:27:49 +020087#define CONFIG_SYS_RTC_BUS_NUM 1 /* The I2C bus for RTC */
Timur Tabi054838e2006-10-31 18:44:42 -060088
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#define CONFIG_SYS_I2C_8574_ADDR1 0x20 /* I2C1, PCF8574 */
90#define CONFIG_SYS_I2C_8574_ADDR2 0x21 /* I2C1, PCF8574 */
91#define CONFIG_SYS_I2C_8574A_ADDR1 0x38 /* I2C1, PCF8574A */
92#define CONFIG_SYS_I2C_8574A_ADDR2 0x39 /* I2C1, PCF8574A */
93#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* I2C0, Board EEPROM */
Joe Hershberger2ce021f2011-10-11 23:57:15 -050094#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* I2C1, DS1339 RTC*/
95#define SPD_EEPROM_ADDRESS 0x51 /* I2C1, DDR */
Timur Tabi054838e2006-10-31 18:44:42 -060096
Timur Tabi054838e2006-10-31 18:44:42 -060097/* Don't probe these addresses: */
Joe Hershberger2ce021f2011-10-11 23:57:15 -050098#define CONFIG_SYS_I2C_NOPROBES { {1, CONFIG_SYS_I2C_8574_ADDR1}, \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099 {1, CONFIG_SYS_I2C_8574_ADDR2}, \
100 {1, CONFIG_SYS_I2C_8574A_ADDR1}, \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500101 {1, CONFIG_SYS_I2C_8574A_ADDR2} }
Timur Tabi054838e2006-10-31 18:44:42 -0600102/* Bit definitions for the 8574[A] I2C expander */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500103 /* Board revision, 00=0.0, 01=0.1, 10=1.0 */
104#define I2C_8574_REVISION 0x03
Timur Tabi054838e2006-10-31 18:44:42 -0600105#define I2C_8574_CF 0x08 /* 1=Compact flash absent, 0=present */
106#define I2C_8574_MPCICLKRN 0x10 /* MiniPCI Clk Run */
107#define I2C_8574_PCI66 0x20 /* 0=33MHz PCI, 1=66MHz PCI */
108#define I2C_8574_FLASHSIDE 0x40 /* 0=Reset vector from U4, 1=from U7*/
109
Timur Tabi054838e2006-10-31 18:44:42 -0600110#endif
111
Timur Tabi435e3a72007-01-31 15:54:29 -0600112/* Compact Flash */
113#ifdef CONFIG_COMPACT_FLASH
Timur Tabi054838e2006-10-31 18:44:42 -0600114
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_SYS_IDE_MAXBUS 1
116#define CONFIG_SYS_IDE_MAXDEVICE 1
Timur Tabi054838e2006-10-31 18:44:42 -0600117
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
119#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_CF_BASE
120#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000
121#define CONFIG_SYS_ATA_REG_OFFSET 0
122#define CONFIG_SYS_ATA_ALT_OFFSET 0x0200
123#define CONFIG_SYS_ATA_STRIDE 2
Timur Tabi054838e2006-10-31 18:44:42 -0600124
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500125/* If a CF card is not inserted, time out quickly */
126#define ATA_RESET_TIME 1
Timur Tabi054838e2006-10-31 18:44:42 -0600127
Valeriy Glushkove3418772009-02-05 14:35:21 +0200128#endif
129
130/*
131 * SATA
132 */
133#ifdef CONFIG_SATA_SIL3114
134
135#define CONFIG_SYS_SATA_MAX_DEVICE 4
Valeriy Glushkove3418772009-02-05 14:35:21 +0200136#define CONFIG_LBA48
Timur Tabi054838e2006-10-31 18:44:42 -0600137
Timur Tabi435e3a72007-01-31 15:54:29 -0600138#endif
Timur Tabi054838e2006-10-31 18:44:42 -0600139
Valeriy Glushkovce9d5852009-06-30 15:48:41 +0300140#ifdef CONFIG_SYS_USB_HOST
141/*
142 * Support USB
143 */
Valeriy Glushkovce9d5852009-06-30 15:48:41 +0300144#define CONFIG_USB_EHCI_FSL
145
146/* Current USB implementation supports the only USB controller,
147 * so we have to choose between the MPH or the DR ones */
148#if 1
149#define CONFIG_HAS_FSL_MPH_USB
150#else
151#define CONFIG_HAS_FSL_DR_USB
152#endif
153
154#endif
155
Timur Tabi054838e2006-10-31 18:44:42 -0600156/*
Timur Tabi435e3a72007-01-31 15:54:29 -0600157 * DDR Setup
Timur Tabi054838e2006-10-31 18:44:42 -0600158 */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500159#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200160#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
161#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
162#define CONFIG_SYS_83XX_DDR_USES_CS0
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500163#define CONFIG_SYS_MEMTEST_START 0x1000 /* memtest region */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_MEMTEST_END 0x2000
Timur Tabi054838e2006-10-31 18:44:42 -0600165
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500166#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
167 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
Timur Tabi83d47822007-04-30 13:59:50 -0500168
Valeriy Glushkov3da9bbf2009-02-04 18:27:49 +0200169#define CONFIG_VERY_BIG_RAM
170#define CONFIG_MAX_MEM_MAPPED ((phys_size_t)256 << 20)
171
Heiko Schocherf2850742012-10-24 13:48:22 +0200172#ifdef CONFIG_SYS_I2C
Timur Tabi435e3a72007-01-31 15:54:29 -0600173#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
174#endif
175
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500176/* No SPD? Then manually set up DDR parameters */
177#ifndef CONFIG_SPD_EEPROM
178 #define CONFIG_SYS_DDR_SIZE 256 /* Mb */
Joe Hershberger5ade3902011-10-11 23:57:31 -0500179 #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500180 | CSCONFIG_ROW_BIT_13 \
181 | CSCONFIG_COL_BIT_10)
Timur Tabi054838e2006-10-31 18:44:42 -0600182
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183 #define CONFIG_SYS_DDR_TIMING_1 0x26242321
184 #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45, may need tuning */
Timur Tabi054838e2006-10-31 18:44:42 -0600185#endif
186
Timur Tabi435e3a72007-01-31 15:54:29 -0600187/*
188 *Flash on the Local Bus
189 */
190
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500191#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
192#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
194#define CONFIG_SYS_FLASH_EMPTY_INFO
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500195/* 127 64KB sectors + 8 8KB sectors per device */
196#define CONFIG_SYS_MAX_FLASH_SECT 135
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
198#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
199#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
Timur Tabi435e3a72007-01-31 15:54:29 -0600200
201/* The ITX has two flash chips, but the ITX-GP has only one. To support both
202boards, we say we have two, but don't display a message if we find only one. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203#define CONFIG_SYS_FLASH_QUIET_TEST
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500204#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
205#define CONFIG_SYS_FLASH_BANKS_LIST \
206 {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE + 0x800000}
207#define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size in MB */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500208#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Timur Tabi435e3a72007-01-31 15:54:29 -0600209
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600210/* Vitesse 7385 */
211
212#ifdef CONFIG_VSC7385_ENET
213
214#define CONFIG_TSEC2
215
216/* The flash address and size of the VSC7385 firmware image */
217#define CONFIG_VSC7385_IMAGE 0xFEFFE000
218#define CONFIG_VSC7385_IMAGE_SIZE 8192
219
220#endif
221
Timur Tabi435e3a72007-01-31 15:54:29 -0600222/*
223 * BRx, ORx, LBLAWBARx, and LBLAWARx
224 */
225
226/* Flash */
Timur Tabi054838e2006-10-31 18:44:42 -0600227
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500228#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
229 | BR_PS_16 \
230 | BR_MS_GPCM \
231 | BR_V)
232#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500233 | OR_UPM_XAM \
234 | OR_GPCM_CSNT \
235 | OR_GPCM_ACS_DIV2 \
236 | OR_GPCM_XACS \
237 | OR_GPCM_SCY_15 \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500238 | OR_GPCM_TRLX_SET \
239 | OR_GPCM_EHTR_SET \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500240 | OR_GPCM_EAD)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500242#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_16MB)
Timur Tabi054838e2006-10-31 18:44:42 -0600243
Timur Tabi435e3a72007-01-31 15:54:29 -0600244/* Vitesse 7385 */
Timur Tabi054838e2006-10-31 18:44:42 -0600245
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_VSC7385_BASE 0xF8000000
Timur Tabi054838e2006-10-31 18:44:42 -0600247
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600248#ifdef CONFIG_VSC7385_ENET
249
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500250#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_VSC7385_BASE \
251 | BR_PS_8 \
252 | BR_MS_GPCM \
253 | BR_V)
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500254#define CONFIG_SYS_OR1_PRELIM (OR_AM_128KB \
255 | OR_GPCM_CSNT \
256 | OR_GPCM_XACS \
257 | OR_GPCM_SCY_15 \
258 | OR_GPCM_SETA \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500259 | OR_GPCM_TRLX_SET \
260 | OR_GPCM_EHTR_SET \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500261 | OR_GPCM_EAD)
Timur Tabi054838e2006-10-31 18:44:42 -0600262
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200263#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_VSC7385_BASE
264#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
Timur Tabi054838e2006-10-31 18:44:42 -0600265
Timur Tabi435e3a72007-01-31 15:54:29 -0600266#endif
267
268/* LED */
Timur Tabi054838e2006-10-31 18:44:42 -0600269
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500270#define CONFIG_SYS_LED_BASE 0xF9000000
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500271#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LED_BASE \
272 | BR_PS_8 \
273 | BR_MS_GPCM \
274 | BR_V)
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500275#define CONFIG_SYS_OR2_PRELIM (OR_AM_2MB \
276 | OR_GPCM_CSNT \
277 | OR_GPCM_ACS_DIV2 \
278 | OR_GPCM_XACS \
279 | OR_GPCM_SCY_9 \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500280 | OR_GPCM_TRLX_SET \
281 | OR_GPCM_EHTR_SET \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500282 | OR_GPCM_EAD)
Timur Tabi435e3a72007-01-31 15:54:29 -0600283
284/* Compact Flash */
Timur Tabi054838e2006-10-31 18:44:42 -0600285
286#ifdef CONFIG_COMPACT_FLASH
287
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500288#define CONFIG_SYS_CF_BASE 0xF0000000
Timur Tabi054838e2006-10-31 18:44:42 -0600289
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500290#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_CF_BASE \
291 | BR_PS_16 \
292 | BR_MS_UPMA \
293 | BR_V)
294#define CONFIG_SYS_OR3_PRELIM (OR_UPM_AM | OR_UPM_BI)
Timur Tabi054838e2006-10-31 18:44:42 -0600295
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200296#define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_CF_BASE
297#define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_64KB)
Timur Tabi054838e2006-10-31 18:44:42 -0600298
299#endif
300
Timur Tabi435e3a72007-01-31 15:54:29 -0600301/*
302 * U-Boot memory configuration
303 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200304#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Timur Tabi054838e2006-10-31 18:44:42 -0600305
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
307#define CONFIG_SYS_RAMBOOT
Timur Tabi054838e2006-10-31 18:44:42 -0600308#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200309#undef CONFIG_SYS_RAMBOOT
Timur Tabi054838e2006-10-31 18:44:42 -0600310#endif
311
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200312#define CONFIG_SYS_INIT_RAM_LOCK
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500313#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
314#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Timur Tabi054838e2006-10-31 18:44:42 -0600315
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500316#define CONFIG_SYS_GBL_DATA_OFFSET \
317 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200318#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Timur Tabi054838e2006-10-31 18:44:42 -0600319
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200320/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Kevin Hao349a0152016-07-08 11:25:14 +0800321#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Kim Phillips831d2f62012-06-30 18:29:20 -0500322#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
Timur Tabi054838e2006-10-31 18:44:42 -0600323
324/*
325 * Local Bus LCRR and LBCR regs
326 * LCRR: DLL bypass, Clock divider is 4
327 * External Local Bus rate is
328 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
329 */
Kim Phillips328040a2009-09-25 18:19:44 -0500330#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
331#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200332#define CONFIG_SYS_LBC_LBCR 0x00000000
Timur Tabi054838e2006-10-31 18:44:42 -0600333
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500334 /* LB sdram refresh timer, about 6us */
335#define CONFIG_SYS_LBC_LSRT 0x32000000
336 /* LB refresh timer prescal, 266MHz/32*/
337#define CONFIG_SYS_LBC_MRTPR 0x20000000
Timur Tabi054838e2006-10-31 18:44:42 -0600338
339/*
Timur Tabi054838e2006-10-31 18:44:42 -0600340 * Serial Port
341 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200342#define CONFIG_SYS_NS16550_SERIAL
343#define CONFIG_SYS_NS16550_REG_SIZE 1
344#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Timur Tabi054838e2006-10-31 18:44:42 -0600345
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200346#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500347 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Timur Tabi435e3a72007-01-31 15:54:29 -0600348
Simon Glassa406b692016-10-17 20:12:38 -0600349#define CONSOLE ttyS0
Timur Tabi054838e2006-10-31 18:44:42 -0600350
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200351#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
352#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
Timur Tabi054838e2006-10-31 18:44:42 -0600353
Timur Tabi435e3a72007-01-31 15:54:29 -0600354/*
355 * PCI
356 */
Timur Tabi054838e2006-10-31 18:44:42 -0600357#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000358#define CONFIG_PCI_INDIRECT_BRIDGE
Timur Tabi054838e2006-10-31 18:44:42 -0600359
360#define CONFIG_MPC83XX_PCI2
361
362/*
363 * General PCI
364 * Addresses are mapped 1-1.
365 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200366#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
367#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
368#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500369#define CONFIG_SYS_PCI1_MMIO_BASE \
370 (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200371#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
372#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500373#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
374#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
375#define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */
Timur Tabi054838e2006-10-31 18:44:42 -0600376
377#ifdef CONFIG_MPC83XX_PCI2
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500378#define CONFIG_SYS_PCI2_MEM_BASE \
379 (CONFIG_SYS_PCI1_MMIO_BASE + CONFIG_SYS_PCI1_MMIO_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200380#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
381#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500382#define CONFIG_SYS_PCI2_MMIO_BASE \
383 (CONFIG_SYS_PCI2_MEM_BASE + CONFIG_SYS_PCI2_MEM_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200384#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
385#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500386#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
387#define CONFIG_SYS_PCI2_IO_PHYS \
388 (CONFIG_SYS_PCI1_IO_PHYS + CONFIG_SYS_PCI1_IO_SIZE)
389#define CONFIG_SYS_PCI2_IO_SIZE 0x01000000 /* 16M */
Timur Tabi054838e2006-10-31 18:44:42 -0600390#endif
391
Timur Tabi054838e2006-10-31 18:44:42 -0600392#ifndef CONFIG_PCI_PNP
393 #define PCI_ENET0_IOADDR 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200394 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI2_MEM_BASE
Timur Tabi054838e2006-10-31 18:44:42 -0600395 #define PCI_IDSEL_NUMBER 0x0f /* IDSEL = AD15 */
396#endif
397
398#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
399
400#endif
401
Wolfgang Denk291ba1b2010-10-06 09:05:45 +0200402#define CONFIG_PCI_66M
403#ifdef CONFIG_PCI_66M
Timur Tabi435e3a72007-01-31 15:54:29 -0600404#define CONFIG_83XX_CLKIN 66666666 /* in Hz */
405#else
406#define CONFIG_83XX_CLKIN 33333333 /* in Hz */
407#endif
408
Timur Tabi054838e2006-10-31 18:44:42 -0600409/* TSEC */
410
411#ifdef CONFIG_TSEC_ENET
412
Timur Tabi054838e2006-10-31 18:44:42 -0600413#define CONFIG_MII
Timur Tabi054838e2006-10-31 18:44:42 -0600414
Kim Phillips177e58f2007-05-16 16:52:19 -0500415#define CONFIG_TSEC1
Timur Tabi054838e2006-10-31 18:44:42 -0600416
Kim Phillips177e58f2007-05-16 16:52:19 -0500417#ifdef CONFIG_TSEC1
Andy Fleming458c3892007-08-16 16:35:02 -0500418#define CONFIG_HAS_ETH0
Kim Phillips177e58f2007-05-16 16:52:19 -0500419#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200420#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100421#define TSEC1_PHY_ADDR 0x1c /* VSC8201 uses address 0x1c */
Timur Tabi054838e2006-10-31 18:44:42 -0600422#define TSEC1_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500423#define TSEC1_FLAGS TSEC_GIGABIT
Timur Tabi054838e2006-10-31 18:44:42 -0600424#endif
425
Kim Phillips177e58f2007-05-16 16:52:19 -0500426#ifdef CONFIG_TSEC2
Timur Tabi435e3a72007-01-31 15:54:29 -0600427#define CONFIG_HAS_ETH1
Kim Phillips177e58f2007-05-16 16:52:19 -0500428#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200429#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600430
Timur Tabi054838e2006-10-31 18:44:42 -0600431#define TSEC2_PHY_ADDR 4
432#define TSEC2_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500433#define TSEC2_FLAGS TSEC_GIGABIT
Timur Tabi054838e2006-10-31 18:44:42 -0600434#endif
435
436#define CONFIG_ETHPRIME "Freescale TSEC"
437
438#endif
439
Timur Tabi054838e2006-10-31 18:44:42 -0600440/*
441 * Environment
442 */
Timur Tabi435e3a72007-01-31 15:54:29 -0600443#define CONFIG_ENV_OVERWRITE
444
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200445#ifndef CONFIG_SYS_RAMBOOT
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500446 #define CONFIG_ENV_ADDR \
447 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200448 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for environment */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500449 #define CONFIG_ENV_SIZE 0x2000
Timur Tabi054838e2006-10-31 18:44:42 -0600450#else
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200451 #undef CONFIG_FLASH_CFI_DRIVER
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500452 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
453 #define CONFIG_ENV_SIZE 0x2000
Timur Tabi054838e2006-10-31 18:44:42 -0600454#endif
455
456#define CONFIG_LOADS_ECHO /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200457#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
Timur Tabi054838e2006-10-31 18:44:42 -0600458
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500459/*
Jon Loeligered26c742007-07-10 09:10:49 -0500460 * BOOTP options
461 */
462#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligered26c742007-07-10 09:10:49 -0500463
Timur Tabi054838e2006-10-31 18:44:42 -0600464/* Watchdog */
Timur Tabi054838e2006-10-31 18:44:42 -0600465#undef CONFIG_WATCHDOG /* watchdog disabled */
Timur Tabi054838e2006-10-31 18:44:42 -0600466
467/*
468 * Miscellaneous configurable options
469 */
Timur Tabi435e3a72007-01-31 15:54:29 -0600470
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200471#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kim Phillips73060b52009-08-26 21:27:37 -0500472#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Timur Tabi435e3a72007-01-31 15:54:29 -0600473
Timur Tabi054838e2006-10-31 18:44:42 -0600474/*
475 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700476 * have to be in the first 256 MB of memory, since this is
Timur Tabi054838e2006-10-31 18:44:42 -0600477 * the maximum mapped by the Linux kernel during initialization.
478 */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500479 /* Initial Memory map for Linux*/
480#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Kevin Hao9c747962016-07-08 11:25:15 +0800481#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Timur Tabi054838e2006-10-31 18:44:42 -0600482
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200483#define CONFIG_SYS_HRCW_LOW (\
Timur Tabi054838e2006-10-31 18:44:42 -0600484 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
485 HRCWL_DDR_TO_SCB_CLK_1X1 |\
486 HRCWL_CSB_TO_CLKIN_4X1 |\
487 HRCWL_VCO_1X2 |\
488 HRCWL_CORE_TO_CSB_2X1)
489
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200490#ifdef CONFIG_SYS_LOWBOOT
491#define CONFIG_SYS_HRCW_HIGH (\
Timur Tabi054838e2006-10-31 18:44:42 -0600492 HRCWH_PCI_HOST |\
Timur Tabi435e3a72007-01-31 15:54:29 -0600493 HRCWH_32_BIT_PCI |\
Timur Tabi054838e2006-10-31 18:44:42 -0600494 HRCWH_PCI1_ARBITER_ENABLE |\
Timur Tabi435e3a72007-01-31 15:54:29 -0600495 HRCWH_PCI2_ARBITER_ENABLE |\
Timur Tabi054838e2006-10-31 18:44:42 -0600496 HRCWH_CORE_ENABLE |\
497 HRCWH_FROM_0X00000100 |\
498 HRCWH_BOOTSEQ_DISABLE |\
499 HRCWH_SW_WATCHDOG_DISABLE |\
500 HRCWH_ROM_LOC_LOCAL_16BIT |\
501 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500502 HRCWH_TSEC2M_IN_GMII)
Timur Tabi054838e2006-10-31 18:44:42 -0600503#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200504#define CONFIG_SYS_HRCW_HIGH (\
Timur Tabi054838e2006-10-31 18:44:42 -0600505 HRCWH_PCI_HOST |\
506 HRCWH_32_BIT_PCI |\
507 HRCWH_PCI1_ARBITER_ENABLE |\
Timur Tabi435e3a72007-01-31 15:54:29 -0600508 HRCWH_PCI2_ARBITER_ENABLE |\
Timur Tabi054838e2006-10-31 18:44:42 -0600509 HRCWH_CORE_ENABLE |\
510 HRCWH_FROM_0XFFF00100 |\
511 HRCWH_BOOTSEQ_DISABLE |\
512 HRCWH_SW_WATCHDOG_DISABLE |\
513 HRCWH_ROM_LOC_LOCAL_16BIT |\
514 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500515 HRCWH_TSEC2M_IN_GMII)
Timur Tabi054838e2006-10-31 18:44:42 -0600516#endif
517
Timur Tabi435e3a72007-01-31 15:54:29 -0600518/*
519 * System performance
520 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200521#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500522#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200523#define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
524#define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
525#define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
526#define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
Valeriy Glushkovce9d5852009-06-30 15:48:41 +0300527#define CONFIG_SYS_SCCR_USBMPHCM 3 /* USB MPH controller's clock */
528#define CONFIG_SYS_SCCR_USBDRCM 0 /* USB DR controller's clock */
Timur Tabi054838e2006-10-31 18:44:42 -0600529
Timur Tabi435e3a72007-01-31 15:54:29 -0600530/*
531 * System IO Config
532 */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500533/* Needed for gigabit to work on TSEC 1 */
534#define CONFIG_SYS_SICRH SICRH_TSOBI1
535 /* USB DR as device + USB MPH as host */
536#define CONFIG_SYS_SICRL (SICRL_LDP_A | SICRL_USB1)
Timur Tabi054838e2006-10-31 18:44:42 -0600537
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500538#define CONFIG_SYS_HID0_INIT 0x00000000
539#define CONFIG_SYS_HID0_FINAL HID0_ENABLE_INSTRUCTION_CACHE
Timur Tabi054838e2006-10-31 18:44:42 -0600540
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200541#define CONFIG_SYS_HID2 HID2_HBE
Becky Bruce03ea1be2008-05-08 19:02:12 -0500542#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Timur Tabi054838e2006-10-31 18:44:42 -0600543
Timur Tabi435e3a72007-01-31 15:54:29 -0600544/* DDR */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500545#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500546 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500547 | BATL_MEMCOHERENCE)
548#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
549 | BATU_BL_256M \
550 | BATU_VS \
551 | BATU_VP)
Timur Tabi054838e2006-10-31 18:44:42 -0600552
Timur Tabi435e3a72007-01-31 15:54:29 -0600553/* PCI */
Timur Tabi054838e2006-10-31 18:44:42 -0600554#ifdef CONFIG_PCI
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500555#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500556 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500557 | BATL_MEMCOHERENCE)
558#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
559 | BATU_BL_256M \
560 | BATU_VS \
561 | BATU_VP)
562#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500563 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500564 | BATL_CACHEINHIBIT \
565 | BATL_GUARDEDSTORAGE)
566#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
567 | BATU_BL_256M \
568 | BATU_VS \
569 | BATU_VP)
Timur Tabi054838e2006-10-31 18:44:42 -0600570#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200571#define CONFIG_SYS_IBAT1L 0
572#define CONFIG_SYS_IBAT1U 0
573#define CONFIG_SYS_IBAT2L 0
574#define CONFIG_SYS_IBAT2U 0
Timur Tabi054838e2006-10-31 18:44:42 -0600575#endif
576
577#ifdef CONFIG_MPC83XX_PCI2
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500578#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500579 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500580 | BATL_MEMCOHERENCE)
581#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \
582 | BATU_BL_256M \
583 | BATU_VS \
584 | BATU_VP)
585#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500586 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500587 | BATL_CACHEINHIBIT \
588 | BATL_GUARDEDSTORAGE)
589#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \
590 | BATU_BL_256M \
591 | BATU_VS \
592 | BATU_VP)
Timur Tabi054838e2006-10-31 18:44:42 -0600593#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200594#define CONFIG_SYS_IBAT3L 0
595#define CONFIG_SYS_IBAT3U 0
596#define CONFIG_SYS_IBAT4L 0
597#define CONFIG_SYS_IBAT4U 0
Timur Tabi054838e2006-10-31 18:44:42 -0600598#endif
599
600/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500601#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500602 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500603 | BATL_CACHEINHIBIT \
604 | BATL_GUARDEDSTORAGE)
605#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
606 | BATU_BL_256M \
607 | BATU_VS \
608 | BATU_VP)
Timur Tabi054838e2006-10-31 18:44:42 -0600609
610/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500611#define CONFIG_SYS_IBAT6L (0xF0000000 \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500612 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500613 | BATL_MEMCOHERENCE \
614 | BATL_GUARDEDSTORAGE)
615#define CONFIG_SYS_IBAT6U (0xF0000000 \
616 | BATU_BL_256M \
617 | BATU_VS \
618 | BATU_VP)
Timur Tabi054838e2006-10-31 18:44:42 -0600619
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200620#define CONFIG_SYS_IBAT7L 0
621#define CONFIG_SYS_IBAT7U 0
Timur Tabi054838e2006-10-31 18:44:42 -0600622
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200623#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
624#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
625#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
626#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
627#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
628#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
629#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
630#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
631#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
632#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
633#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
634#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
635#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
636#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
637#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
638#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Timur Tabi054838e2006-10-31 18:44:42 -0600639
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500640#if defined(CONFIG_CMD_KGDB)
Timur Tabi054838e2006-10-31 18:44:42 -0600641#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Timur Tabi054838e2006-10-31 18:44:42 -0600642#endif
643
Timur Tabi054838e2006-10-31 18:44:42 -0600644/*
645 * Environment Configuration
646 */
647#define CONFIG_ENV_OVERWRITE
648
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500649#define CONFIG_NETDEV "eth0"
Timur Tabi054838e2006-10-31 18:44:42 -0600650
Timur Tabi435e3a72007-01-31 15:54:29 -0600651/* Default path and filenames */
Joe Hershberger257ff782011-10-13 13:03:47 +0000652#define CONFIG_ROOTPATH "/nfsroot/rootfs"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000653#define CONFIG_BOOTFILE "uImage"
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500654 /* U-Boot image on TFTP server */
655#define CONFIG_UBOOTPATH "u-boot.bin"
Timur Tabi054838e2006-10-31 18:44:42 -0600656
Timur Tabi435e3a72007-01-31 15:54:29 -0600657#ifdef CONFIG_MPC8349ITX
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500658#define CONFIG_FDTFILE "mpc8349emitx.dtb"
Timur Tabi054838e2006-10-31 18:44:42 -0600659#else
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500660#define CONFIG_FDTFILE "mpc8349emitxgp.dtb"
Timur Tabi054838e2006-10-31 18:44:42 -0600661#endif
662
Timur Tabi435e3a72007-01-31 15:54:29 -0600663
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100664#define CONFIG_EXTRA_ENV_SETTINGS \
Simon Glassa406b692016-10-17 20:12:38 -0600665 "console=" __stringify(CONSOLE) "\0" \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500666 "netdev=" CONFIG_NETDEV "\0" \
667 "uboot=" CONFIG_UBOOTPATH "\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200668 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200669 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
670 " +$filesize; " \
671 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
672 " +$filesize; " \
673 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
674 " $filesize; " \
675 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
676 " +$filesize; " \
677 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
678 " $filesize\0" \
Kim Phillips73060b52009-08-26 21:27:37 -0500679 "fdtaddr=780000\0" \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500680 "fdtfile=" CONFIG_FDTFILE "\0"
Kim Phillips774e1b52006-11-01 00:10:40 -0600681
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100682#define CONFIG_NFSBOOTCOMMAND \
Timur Tabi435e3a72007-01-31 15:54:29 -0600683 "setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath" \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500684 " ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off "\
Timur Tabi435e3a72007-01-31 15:54:29 -0600685 " console=$console,$baudrate $othbootargs; " \
686 "tftp $loadaddr $bootfile;" \
687 "tftp $fdtaddr $fdtfile;" \
688 "bootm $loadaddr - $fdtaddr"
Kim Phillips774e1b52006-11-01 00:10:40 -0600689
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100690#define CONFIG_RAMBOOTCOMMAND \
Timur Tabi435e3a72007-01-31 15:54:29 -0600691 "setenv bootargs root=/dev/ram rw" \
692 " console=$console,$baudrate $othbootargs; " \
693 "tftp $ramdiskaddr $ramdiskfile;" \
694 "tftp $loadaddr $bootfile;" \
695 "tftp $fdtaddr $fdtfile;" \
696 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Timur Tabi054838e2006-10-31 18:44:42 -0600697
Timur Tabi054838e2006-10-31 18:44:42 -0600698#endif