blob: c492d52fb5ddbaccc1805790db10098e5bc5d584 [file] [log] [blame]
Timur Tabi054838e2006-10-31 18:44:42 -06001/*
Kumar Gala6a6d9482009-07-28 21:49:52 -05002 * Copyright (C) Freescale Semiconductor, Inc. 2006.
Timur Tabi054838e2006-10-31 18:44:42 -06003 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02004 * SPDX-License-Identifier: GPL-2.0+
Timur Tabi054838e2006-10-31 18:44:42 -06005 */
6
7/*
Timur Tabi435e3a72007-01-31 15:54:29 -06008 MPC8349E-mITX and MPC8349E-mITX-GP board configuration file
Timur Tabi054838e2006-10-31 18:44:42 -06009
10 Memory map:
11
12 0x0000_0000-0x0FFF_FFFF DDR SDRAM (256 MB)
13 0x8000_0000-0x9FFF_FFFF PCI1 memory space (512 MB)
14 0xA000_0000-0xBFFF_FFFF PCI2 memory space (512 MB)
15 0xE000_0000-0xEFFF_FFFF IMMR (1 MB)
16 0xE200_0000-0xE2FF_FFFF PCI1 I/O space (16 MB)
17 0xE300_0000-0xE3FF_FFFF PCI2 I/O space (16 MB)
Timur Tabi435e3a72007-01-31 15:54:29 -060018 0xF000_0000-0xF000_FFFF Compact Flash (MPC8349E-mITX only)
Timur Tabi054838e2006-10-31 18:44:42 -060019 0xF001_0000-0xF001_FFFF Local bus expansion slot
Timur Tabi435e3a72007-01-31 15:54:29 -060020 0xF800_0000-0xF801_FFFF Vitesse 7385 Parallel Interface (MPC8349E-mITX only)
21 0xFE00_0000-0xFE7F_FFFF First 8MB bank of Flash memory
22 0xFE80_0000-0xFEFF_FFFF Second 8MB bank of Flash memory (MPC8349E-mITX only)
Timur Tabi054838e2006-10-31 18:44:42 -060023
24 I2C address list:
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010025 Align. Board
26 Bus Addr Part No. Description Length Location
Timur Tabi054838e2006-10-31 18:44:42 -060027 ----------------------------------------------------------------
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010028 I2C0 0x50 M24256-BWMN6P Board EEPROM 2 U64
Timur Tabi054838e2006-10-31 18:44:42 -060029
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010030 I2C1 0x20 PCF8574 I2C Expander 0 U8
31 I2C1 0x21 PCF8574 I2C Expander 0 U10
32 I2C1 0x38 PCF8574A I2C Expander 0 U8
33 I2C1 0x39 PCF8574A I2C Expander 0 U10
34 I2C1 0x51 (DDR) DDR EEPROM 1 U1
35 I2C1 0x68 DS1339 RTC 1 U68
Timur Tabi054838e2006-10-31 18:44:42 -060036
37 Note that a given board has *either* a pair of 8574s or a pair of 8574As.
38*/
39
40#ifndef __CONFIG_H
41#define __CONFIG_H
42
Wolfgang Denk0708bc62010-10-07 21:51:12 +020043#if (CONFIG_SYS_TEXT_BASE == 0xFE000000)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020044#define CONFIG_SYS_LOWBOOT
Timur Tabi435e3a72007-01-31 15:54:29 -060045#endif
Timur Tabi054838e2006-10-31 18:44:42 -060046
47/*
48 * High Level Configuration Options
49 */
Kim Phillipsf3c7cd92010-04-20 19:37:54 -050050#define CONFIG_MPC83xx 1
Peter Tyser72f2d392009-05-22 17:23:25 -050051#define CONFIG_MPC834x /* MPC834x family (8343, 8347, 8349) */
Timur Tabi054838e2006-10-31 18:44:42 -060052#define CONFIG_MPC8349 /* MPC8349 specific */
53
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020054#ifndef CONFIG_SYS_TEXT_BASE
55#define CONFIG_SYS_TEXT_BASE 0xFEF00000
56#endif
57
Joe Hershberger2ce021f2011-10-11 23:57:15 -050058#define CONFIG_SYS_IMMR 0xE0000000 /* The IMMR is relocated to here */
Timur Tabi054838e2006-10-31 18:44:42 -060059
Timur Tabi3e1d49a2008-02-08 13:15:55 -060060#define CONFIG_MISC_INIT_F
61#define CONFIG_MISC_INIT_R
Timur Tabi435e3a72007-01-31 15:54:29 -060062
Timur Tabi3e1d49a2008-02-08 13:15:55 -060063/*
64 * On-board devices
65 */
Timur Tabi435e3a72007-01-31 15:54:29 -060066
67#ifdef CONFIG_MPC8349ITX
Joe Hershberger2ce021f2011-10-11 23:57:15 -050068/* The CF card interface on the back of the board */
69#define CONFIG_COMPACT_FLASH
Timur Tabi3e1d49a2008-02-08 13:15:55 -060070#define CONFIG_VSC7385_ENET /* VSC7385 ethernet support */
Valeriy Glushkove3418772009-02-05 14:35:21 +020071#define CONFIG_SATA_SIL3114 /* SIL3114 SATA controller */
Valeriy Glushkovce9d5852009-06-30 15:48:41 +030072#define CONFIG_SYS_USB_HOST /* use the EHCI USB controller */
Timur Tabi435e3a72007-01-31 15:54:29 -060073#endif
Timur Tabi054838e2006-10-31 18:44:42 -060074
Timur Tabi435e3a72007-01-31 15:54:29 -060075#define CONFIG_PCI
76#define CONFIG_RTC_DS1337
Heiko Schocherf2850742012-10-24 13:48:22 +020077#define CONFIG_SYS_I2C
Timur Tabi435e3a72007-01-31 15:54:29 -060078#define CONFIG_TSEC_ENET /* TSEC Ethernet support */
Timur Tabi054838e2006-10-31 18:44:42 -060079
Timur Tabi435e3a72007-01-31 15:54:29 -060080/*
81 * Device configurations
82 */
83
84/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +020085#ifdef CONFIG_SYS_I2C
86#define CONFIG_SYS_I2C_FSL
87#define CONFIG_SYS_FSL_I2C_SPEED 400000
88#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
89#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
90#define CONFIG_SYS_FSL_I2C2_SPEED 400000
91#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
92#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Timur Tabi054838e2006-10-31 18:44:42 -060093
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094#define CONFIG_SYS_SPD_BUS_NUM 1 /* The I2C bus for SPD */
Valeriy Glushkov3da9bbf2009-02-04 18:27:49 +020095#define CONFIG_SYS_RTC_BUS_NUM 1 /* The I2C bus for RTC */
Timur Tabi054838e2006-10-31 18:44:42 -060096
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097#define CONFIG_SYS_I2C_8574_ADDR1 0x20 /* I2C1, PCF8574 */
98#define CONFIG_SYS_I2C_8574_ADDR2 0x21 /* I2C1, PCF8574 */
99#define CONFIG_SYS_I2C_8574A_ADDR1 0x38 /* I2C1, PCF8574A */
100#define CONFIG_SYS_I2C_8574A_ADDR2 0x39 /* I2C1, PCF8574A */
101#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* I2C0, Board EEPROM */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500102#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* I2C1, DS1339 RTC*/
103#define SPD_EEPROM_ADDRESS 0x51 /* I2C1, DDR */
Timur Tabi054838e2006-10-31 18:44:42 -0600104
Timur Tabi054838e2006-10-31 18:44:42 -0600105/* Don't probe these addresses: */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500106#define CONFIG_SYS_I2C_NOPROBES { {1, CONFIG_SYS_I2C_8574_ADDR1}, \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107 {1, CONFIG_SYS_I2C_8574_ADDR2}, \
108 {1, CONFIG_SYS_I2C_8574A_ADDR1}, \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500109 {1, CONFIG_SYS_I2C_8574A_ADDR2} }
Timur Tabi054838e2006-10-31 18:44:42 -0600110/* Bit definitions for the 8574[A] I2C expander */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500111 /* Board revision, 00=0.0, 01=0.1, 10=1.0 */
112#define I2C_8574_REVISION 0x03
Timur Tabi054838e2006-10-31 18:44:42 -0600113#define I2C_8574_CF 0x08 /* 1=Compact flash absent, 0=present */
114#define I2C_8574_MPCICLKRN 0x10 /* MiniPCI Clk Run */
115#define I2C_8574_PCI66 0x20 /* 0=33MHz PCI, 1=66MHz PCI */
116#define I2C_8574_FLASHSIDE 0x40 /* 0=Reset vector from U4, 1=from U7*/
117
Timur Tabi054838e2006-10-31 18:44:42 -0600118#endif
119
Timur Tabi435e3a72007-01-31 15:54:29 -0600120/* Compact Flash */
121#ifdef CONFIG_COMPACT_FLASH
Timur Tabi054838e2006-10-31 18:44:42 -0600122
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_IDE_MAXBUS 1
124#define CONFIG_SYS_IDE_MAXDEVICE 1
Timur Tabi054838e2006-10-31 18:44:42 -0600125
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
127#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_CF_BASE
128#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000
129#define CONFIG_SYS_ATA_REG_OFFSET 0
130#define CONFIG_SYS_ATA_ALT_OFFSET 0x0200
131#define CONFIG_SYS_ATA_STRIDE 2
Timur Tabi054838e2006-10-31 18:44:42 -0600132
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500133/* If a CF card is not inserted, time out quickly */
134#define ATA_RESET_TIME 1
Timur Tabi054838e2006-10-31 18:44:42 -0600135
Valeriy Glushkove3418772009-02-05 14:35:21 +0200136#endif
137
138/*
139 * SATA
140 */
141#ifdef CONFIG_SATA_SIL3114
142
143#define CONFIG_SYS_SATA_MAX_DEVICE 4
144#define CONFIG_LIBATA
145#define CONFIG_LBA48
Timur Tabi054838e2006-10-31 18:44:42 -0600146
Timur Tabi435e3a72007-01-31 15:54:29 -0600147#endif
Timur Tabi054838e2006-10-31 18:44:42 -0600148
Valeriy Glushkovce9d5852009-06-30 15:48:41 +0300149#ifdef CONFIG_SYS_USB_HOST
150/*
151 * Support USB
152 */
153#define CONFIG_CMD_USB
154#define CONFIG_USB_STORAGE
155#define CONFIG_USB_EHCI
156#define CONFIG_USB_EHCI_FSL
157
158/* Current USB implementation supports the only USB controller,
159 * so we have to choose between the MPH or the DR ones */
160#if 1
161#define CONFIG_HAS_FSL_MPH_USB
162#else
163#define CONFIG_HAS_FSL_DR_USB
164#endif
165
166#endif
167
Timur Tabi054838e2006-10-31 18:44:42 -0600168/*
Timur Tabi435e3a72007-01-31 15:54:29 -0600169 * DDR Setup
Timur Tabi054838e2006-10-31 18:44:42 -0600170 */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500171#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
173#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
174#define CONFIG_SYS_83XX_DDR_USES_CS0
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500175#define CONFIG_SYS_MEMTEST_START 0x1000 /* memtest region */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#define CONFIG_SYS_MEMTEST_END 0x2000
Timur Tabi054838e2006-10-31 18:44:42 -0600177
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500178#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
179 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
Timur Tabi83d47822007-04-30 13:59:50 -0500180
Valeriy Glushkov3da9bbf2009-02-04 18:27:49 +0200181#define CONFIG_VERY_BIG_RAM
182#define CONFIG_MAX_MEM_MAPPED ((phys_size_t)256 << 20)
183
Heiko Schocherf2850742012-10-24 13:48:22 +0200184#ifdef CONFIG_SYS_I2C
Timur Tabi435e3a72007-01-31 15:54:29 -0600185#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
186#endif
187
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500188/* No SPD? Then manually set up DDR parameters */
189#ifndef CONFIG_SPD_EEPROM
190 #define CONFIG_SYS_DDR_SIZE 256 /* Mb */
Joe Hershberger5ade3902011-10-11 23:57:31 -0500191 #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500192 | CSCONFIG_ROW_BIT_13 \
193 | CSCONFIG_COL_BIT_10)
Timur Tabi054838e2006-10-31 18:44:42 -0600194
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195 #define CONFIG_SYS_DDR_TIMING_1 0x26242321
196 #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45, may need tuning */
Timur Tabi054838e2006-10-31 18:44:42 -0600197#endif
198
Timur Tabi435e3a72007-01-31 15:54:29 -0600199/*
200 *Flash on the Local Bus
201 */
202
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500203#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
204#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
206#define CONFIG_SYS_FLASH_EMPTY_INFO
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500207/* 127 64KB sectors + 8 8KB sectors per device */
208#define CONFIG_SYS_MAX_FLASH_SECT 135
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
210#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
211#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
Timur Tabi435e3a72007-01-31 15:54:29 -0600212
213/* The ITX has two flash chips, but the ITX-GP has only one. To support both
214boards, we say we have two, but don't display a message if we find only one. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_FLASH_QUIET_TEST
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500216#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
217#define CONFIG_SYS_FLASH_BANKS_LIST \
218 {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE + 0x800000}
219#define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size in MB */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500220#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Timur Tabi435e3a72007-01-31 15:54:29 -0600221
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600222/* Vitesse 7385 */
223
224#ifdef CONFIG_VSC7385_ENET
225
226#define CONFIG_TSEC2
227
228/* The flash address and size of the VSC7385 firmware image */
229#define CONFIG_VSC7385_IMAGE 0xFEFFE000
230#define CONFIG_VSC7385_IMAGE_SIZE 8192
231
232#endif
233
Timur Tabi435e3a72007-01-31 15:54:29 -0600234/*
235 * BRx, ORx, LBLAWBARx, and LBLAWARx
236 */
237
238/* Flash */
Timur Tabi054838e2006-10-31 18:44:42 -0600239
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500240#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
241 | BR_PS_16 \
242 | BR_MS_GPCM \
243 | BR_V)
244#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500245 | OR_UPM_XAM \
246 | OR_GPCM_CSNT \
247 | OR_GPCM_ACS_DIV2 \
248 | OR_GPCM_XACS \
249 | OR_GPCM_SCY_15 \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500250 | OR_GPCM_TRLX_SET \
251 | OR_GPCM_EHTR_SET \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500252 | OR_GPCM_EAD)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200253#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500254#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_16MB)
Timur Tabi054838e2006-10-31 18:44:42 -0600255
Timur Tabi435e3a72007-01-31 15:54:29 -0600256/* Vitesse 7385 */
Timur Tabi054838e2006-10-31 18:44:42 -0600257
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200258#define CONFIG_SYS_VSC7385_BASE 0xF8000000
Timur Tabi054838e2006-10-31 18:44:42 -0600259
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600260#ifdef CONFIG_VSC7385_ENET
261
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500262#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_VSC7385_BASE \
263 | BR_PS_8 \
264 | BR_MS_GPCM \
265 | BR_V)
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500266#define CONFIG_SYS_OR1_PRELIM (OR_AM_128KB \
267 | OR_GPCM_CSNT \
268 | OR_GPCM_XACS \
269 | OR_GPCM_SCY_15 \
270 | OR_GPCM_SETA \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500271 | OR_GPCM_TRLX_SET \
272 | OR_GPCM_EHTR_SET \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500273 | OR_GPCM_EAD)
Timur Tabi054838e2006-10-31 18:44:42 -0600274
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200275#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_VSC7385_BASE
276#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
Timur Tabi054838e2006-10-31 18:44:42 -0600277
Timur Tabi435e3a72007-01-31 15:54:29 -0600278#endif
279
280/* LED */
Timur Tabi054838e2006-10-31 18:44:42 -0600281
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500282#define CONFIG_SYS_LED_BASE 0xF9000000
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500283#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LED_BASE \
284 | BR_PS_8 \
285 | BR_MS_GPCM \
286 | BR_V)
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500287#define CONFIG_SYS_OR2_PRELIM (OR_AM_2MB \
288 | OR_GPCM_CSNT \
289 | OR_GPCM_ACS_DIV2 \
290 | OR_GPCM_XACS \
291 | OR_GPCM_SCY_9 \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500292 | OR_GPCM_TRLX_SET \
293 | OR_GPCM_EHTR_SET \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500294 | OR_GPCM_EAD)
Timur Tabi435e3a72007-01-31 15:54:29 -0600295
296/* Compact Flash */
Timur Tabi054838e2006-10-31 18:44:42 -0600297
298#ifdef CONFIG_COMPACT_FLASH
299
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500300#define CONFIG_SYS_CF_BASE 0xF0000000
Timur Tabi054838e2006-10-31 18:44:42 -0600301
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500302#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_CF_BASE \
303 | BR_PS_16 \
304 | BR_MS_UPMA \
305 | BR_V)
306#define CONFIG_SYS_OR3_PRELIM (OR_UPM_AM | OR_UPM_BI)
Timur Tabi054838e2006-10-31 18:44:42 -0600307
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200308#define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_CF_BASE
309#define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_64KB)
Timur Tabi054838e2006-10-31 18:44:42 -0600310
311#endif
312
Timur Tabi435e3a72007-01-31 15:54:29 -0600313/*
314 * U-Boot memory configuration
315 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200316#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Timur Tabi054838e2006-10-31 18:44:42 -0600317
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200318#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
319#define CONFIG_SYS_RAMBOOT
Timur Tabi054838e2006-10-31 18:44:42 -0600320#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200321#undef CONFIG_SYS_RAMBOOT
Timur Tabi054838e2006-10-31 18:44:42 -0600322#endif
323
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200324#define CONFIG_SYS_INIT_RAM_LOCK
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500325#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
326#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Timur Tabi054838e2006-10-31 18:44:42 -0600327
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500328#define CONFIG_SYS_GBL_DATA_OFFSET \
329 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200330#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Timur Tabi054838e2006-10-31 18:44:42 -0600331
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200332/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500333#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
Kim Phillips831d2f62012-06-30 18:29:20 -0500334#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
Timur Tabi054838e2006-10-31 18:44:42 -0600335
336/*
337 * Local Bus LCRR and LBCR regs
338 * LCRR: DLL bypass, Clock divider is 4
339 * External Local Bus rate is
340 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
341 */
Kim Phillips328040a2009-09-25 18:19:44 -0500342#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
343#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200344#define CONFIG_SYS_LBC_LBCR 0x00000000
Timur Tabi054838e2006-10-31 18:44:42 -0600345
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500346 /* LB sdram refresh timer, about 6us */
347#define CONFIG_SYS_LBC_LSRT 0x32000000
348 /* LB refresh timer prescal, 266MHz/32*/
349#define CONFIG_SYS_LBC_MRTPR 0x20000000
Timur Tabi054838e2006-10-31 18:44:42 -0600350
351/*
Timur Tabi054838e2006-10-31 18:44:42 -0600352 * Serial Port
353 */
354#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200355#define CONFIG_SYS_NS16550
356#define CONFIG_SYS_NS16550_SERIAL
357#define CONFIG_SYS_NS16550_REG_SIZE 1
358#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Timur Tabi054838e2006-10-31 18:44:42 -0600359
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200360#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500361 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Timur Tabi435e3a72007-01-31 15:54:29 -0600362
Nikita V. Youshchenkod42b2c82007-05-23 12:45:25 +0400363#define CONFIG_CONSOLE ttyS0
Timur Tabi435e3a72007-01-31 15:54:29 -0600364#define CONFIG_BAUDRATE 115200
Timur Tabi054838e2006-10-31 18:44:42 -0600365
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200366#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
367#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
Timur Tabi054838e2006-10-31 18:44:42 -0600368
Kim Phillips774e1b52006-11-01 00:10:40 -0600369/* pass open firmware flat tree */
Kim Phillipsc8454492007-08-15 22:30:39 -0500370#define CONFIG_OF_LIBFDT 1
Kim Phillipsfd47a742007-12-20 14:09:22 -0600371#define CONFIG_OF_BOARD_SETUP 1
372#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Timur Tabi054838e2006-10-31 18:44:42 -0600373
Timur Tabi435e3a72007-01-31 15:54:29 -0600374/*
375 * PCI
376 */
Timur Tabi054838e2006-10-31 18:44:42 -0600377#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000378#define CONFIG_PCI_INDIRECT_BRIDGE
Timur Tabi054838e2006-10-31 18:44:42 -0600379
380#define CONFIG_MPC83XX_PCI2
381
382/*
383 * General PCI
384 * Addresses are mapped 1-1.
385 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200386#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
387#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
388#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500389#define CONFIG_SYS_PCI1_MMIO_BASE \
390 (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200391#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
392#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500393#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
394#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
395#define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */
Timur Tabi054838e2006-10-31 18:44:42 -0600396
397#ifdef CONFIG_MPC83XX_PCI2
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500398#define CONFIG_SYS_PCI2_MEM_BASE \
399 (CONFIG_SYS_PCI1_MMIO_BASE + CONFIG_SYS_PCI1_MMIO_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200400#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
401#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500402#define CONFIG_SYS_PCI2_MMIO_BASE \
403 (CONFIG_SYS_PCI2_MEM_BASE + CONFIG_SYS_PCI2_MEM_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200404#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
405#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500406#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
407#define CONFIG_SYS_PCI2_IO_PHYS \
408 (CONFIG_SYS_PCI1_IO_PHYS + CONFIG_SYS_PCI1_IO_SIZE)
409#define CONFIG_SYS_PCI2_IO_SIZE 0x01000000 /* 16M */
Timur Tabi054838e2006-10-31 18:44:42 -0600410#endif
411
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100412#define CONFIG_PCI_PNP /* do pci plug-and-play */
Timur Tabi054838e2006-10-31 18:44:42 -0600413
Timur Tabi054838e2006-10-31 18:44:42 -0600414#ifndef CONFIG_PCI_PNP
415 #define PCI_ENET0_IOADDR 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200416 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI2_MEM_BASE
Timur Tabi054838e2006-10-31 18:44:42 -0600417 #define PCI_IDSEL_NUMBER 0x0f /* IDSEL = AD15 */
418#endif
419
420#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
421
422#endif
423
Wolfgang Denk291ba1b2010-10-06 09:05:45 +0200424#define CONFIG_PCI_66M
425#ifdef CONFIG_PCI_66M
Timur Tabi435e3a72007-01-31 15:54:29 -0600426#define CONFIG_83XX_CLKIN 66666666 /* in Hz */
427#else
428#define CONFIG_83XX_CLKIN 33333333 /* in Hz */
429#endif
430
Timur Tabi054838e2006-10-31 18:44:42 -0600431/* TSEC */
432
433#ifdef CONFIG_TSEC_ENET
434
Timur Tabi054838e2006-10-31 18:44:42 -0600435#define CONFIG_MII
Jon Loeligered26c742007-07-10 09:10:49 -0500436#define CONFIG_PHY_GIGE /* In case CONFIG_CMD_MII is specified */
Timur Tabi054838e2006-10-31 18:44:42 -0600437
Kim Phillips177e58f2007-05-16 16:52:19 -0500438#define CONFIG_TSEC1
Timur Tabi054838e2006-10-31 18:44:42 -0600439
Kim Phillips177e58f2007-05-16 16:52:19 -0500440#ifdef CONFIG_TSEC1
Andy Fleming458c3892007-08-16 16:35:02 -0500441#define CONFIG_HAS_ETH0
Kim Phillips177e58f2007-05-16 16:52:19 -0500442#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200443#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100444#define TSEC1_PHY_ADDR 0x1c /* VSC8201 uses address 0x1c */
Timur Tabi054838e2006-10-31 18:44:42 -0600445#define TSEC1_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500446#define TSEC1_FLAGS TSEC_GIGABIT
Timur Tabi054838e2006-10-31 18:44:42 -0600447#endif
448
Kim Phillips177e58f2007-05-16 16:52:19 -0500449#ifdef CONFIG_TSEC2
Timur Tabi435e3a72007-01-31 15:54:29 -0600450#define CONFIG_HAS_ETH1
Kim Phillips177e58f2007-05-16 16:52:19 -0500451#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200452#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600453
Timur Tabi054838e2006-10-31 18:44:42 -0600454#define TSEC2_PHY_ADDR 4
455#define TSEC2_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500456#define TSEC2_FLAGS TSEC_GIGABIT
Timur Tabi054838e2006-10-31 18:44:42 -0600457#endif
458
459#define CONFIG_ETHPRIME "Freescale TSEC"
460
461#endif
462
Timur Tabi054838e2006-10-31 18:44:42 -0600463/*
464 * Environment
465 */
Timur Tabi435e3a72007-01-31 15:54:29 -0600466#define CONFIG_ENV_OVERWRITE
467
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200468#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200469 #define CONFIG_ENV_IS_IN_FLASH
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500470 #define CONFIG_ENV_ADDR \
471 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200472 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for environment */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500473 #define CONFIG_ENV_SIZE 0x2000
Timur Tabi054838e2006-10-31 18:44:42 -0600474#else
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500475 #define CONFIG_SYS_NO_FLASH /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200476 #undef CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200477 #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500478 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
479 #define CONFIG_ENV_SIZE 0x2000
Timur Tabi054838e2006-10-31 18:44:42 -0600480#endif
481
482#define CONFIG_LOADS_ECHO /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200483#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
Timur Tabi054838e2006-10-31 18:44:42 -0600484
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500485/*
Jon Loeligered26c742007-07-10 09:10:49 -0500486 * BOOTP options
487 */
488#define CONFIG_BOOTP_BOOTFILESIZE
489#define CONFIG_BOOTP_BOOTPATH
490#define CONFIG_BOOTP_GATEWAY
491#define CONFIG_BOOTP_HOSTNAME
492
493
494/*
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500495 * Command line configuration.
496 */
497#include <config_cmd_default.h>
498
499#define CONFIG_CMD_CACHE
500#define CONFIG_CMD_DATE
501#define CONFIG_CMD_IRQ
502#define CONFIG_CMD_NET
503#define CONFIG_CMD_PING
Valeriy Glushkov3da9bbf2009-02-04 18:27:49 +0200504#define CONFIG_CMD_DHCP
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500505#define CONFIG_CMD_SDRAM
Timur Tabi054838e2006-10-31 18:44:42 -0600506
Valeriy Glushkovce9d5852009-06-30 15:48:41 +0300507#if defined(CONFIG_COMPACT_FLASH) || defined(CONFIG_SATA_SIL3114) \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500508 || defined(CONFIG_USB_STORAGE)
509 #define CONFIG_DOS_PARTITION
510 #define CONFIG_CMD_FAT
511 #define CONFIG_SUPPORT_VFAT
Valeriy Glushkove3418772009-02-05 14:35:21 +0200512#endif
513
Timur Tabi054838e2006-10-31 18:44:42 -0600514#ifdef CONFIG_COMPACT_FLASH
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500515 #define CONFIG_CMD_IDE
Valeriy Glushkove3418772009-02-05 14:35:21 +0200516#endif
517
518#ifdef CONFIG_SATA_SIL3114
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500519 #define CONFIG_CMD_SATA
Valeriy Glushkovce9d5852009-06-30 15:48:41 +0300520#endif
521
522#if defined(CONFIG_SATA_SIL3114) || defined(CONFIG_USB_STORAGE)
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500523 #define CONFIG_CMD_EXT2
Timur Tabi054838e2006-10-31 18:44:42 -0600524#endif
525
526#ifdef CONFIG_PCI
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500527 #define CONFIG_CMD_PCI
Timur Tabi054838e2006-10-31 18:44:42 -0600528#endif
529
Heiko Schocherf2850742012-10-24 13:48:22 +0200530#ifdef CONFIG_SYS_I2C
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500531 #define CONFIG_CMD_I2C
Timur Tabi054838e2006-10-31 18:44:42 -0600532#endif
533
Timur Tabi054838e2006-10-31 18:44:42 -0600534/* Watchdog */
Timur Tabi054838e2006-10-31 18:44:42 -0600535#undef CONFIG_WATCHDOG /* watchdog disabled */
Timur Tabi054838e2006-10-31 18:44:42 -0600536
537/*
538 * Miscellaneous configurable options
539 */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500540#define CONFIG_SYS_LONGHELP /* undef to save memory */
541#define CONFIG_CMDLINE_EDITING /* Command-line editing */
542#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
543#define CONFIG_SYS_HUSH_PARSER /* Use the HUSH parser */
Timur Tabi435e3a72007-01-31 15:54:29 -0600544
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200545#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kim Phillips73060b52009-08-26 21:27:37 -0500546#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Timur Tabi435e3a72007-01-31 15:54:29 -0600547
548#ifdef CONFIG_MPC8349ITX
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500549#define CONFIG_SYS_PROMPT "MPC8349E-mITX> " /* Monitor Command Prompt */
Timur Tabi435e3a72007-01-31 15:54:29 -0600550#else
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500551#define CONFIG_SYS_PROMPT "MPC8349E-mITX-GP> " /* Monitor Command Prompt */
Timur Tabi435e3a72007-01-31 15:54:29 -0600552#endif
Timur Tabi054838e2006-10-31 18:44:42 -0600553
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500554#if defined(CONFIG_CMD_KGDB)
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500555 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Timur Tabi054838e2006-10-31 18:44:42 -0600556#else
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500557 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Timur Tabi054838e2006-10-31 18:44:42 -0600558#endif
559
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500560 /* Print Buffer Size */
561#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
562#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
563 /* Boot Argument Buffer Size */
564#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
565#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Timur Tabi054838e2006-10-31 18:44:42 -0600566
567/*
568 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700569 * have to be in the first 256 MB of memory, since this is
Timur Tabi054838e2006-10-31 18:44:42 -0600570 * the maximum mapped by the Linux kernel during initialization.
571 */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500572 /* Initial Memory map for Linux*/
573#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Timur Tabi054838e2006-10-31 18:44:42 -0600574
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200575#define CONFIG_SYS_HRCW_LOW (\
Timur Tabi054838e2006-10-31 18:44:42 -0600576 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
577 HRCWL_DDR_TO_SCB_CLK_1X1 |\
578 HRCWL_CSB_TO_CLKIN_4X1 |\
579 HRCWL_VCO_1X2 |\
580 HRCWL_CORE_TO_CSB_2X1)
581
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200582#ifdef CONFIG_SYS_LOWBOOT
583#define CONFIG_SYS_HRCW_HIGH (\
Timur Tabi054838e2006-10-31 18:44:42 -0600584 HRCWH_PCI_HOST |\
Timur Tabi435e3a72007-01-31 15:54:29 -0600585 HRCWH_32_BIT_PCI |\
Timur Tabi054838e2006-10-31 18:44:42 -0600586 HRCWH_PCI1_ARBITER_ENABLE |\
Timur Tabi435e3a72007-01-31 15:54:29 -0600587 HRCWH_PCI2_ARBITER_ENABLE |\
Timur Tabi054838e2006-10-31 18:44:42 -0600588 HRCWH_CORE_ENABLE |\
589 HRCWH_FROM_0X00000100 |\
590 HRCWH_BOOTSEQ_DISABLE |\
591 HRCWH_SW_WATCHDOG_DISABLE |\
592 HRCWH_ROM_LOC_LOCAL_16BIT |\
593 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500594 HRCWH_TSEC2M_IN_GMII)
Timur Tabi054838e2006-10-31 18:44:42 -0600595#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200596#define CONFIG_SYS_HRCW_HIGH (\
Timur Tabi054838e2006-10-31 18:44:42 -0600597 HRCWH_PCI_HOST |\
598 HRCWH_32_BIT_PCI |\
599 HRCWH_PCI1_ARBITER_ENABLE |\
Timur Tabi435e3a72007-01-31 15:54:29 -0600600 HRCWH_PCI2_ARBITER_ENABLE |\
Timur Tabi054838e2006-10-31 18:44:42 -0600601 HRCWH_CORE_ENABLE |\
602 HRCWH_FROM_0XFFF00100 |\
603 HRCWH_BOOTSEQ_DISABLE |\
604 HRCWH_SW_WATCHDOG_DISABLE |\
605 HRCWH_ROM_LOC_LOCAL_16BIT |\
606 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500607 HRCWH_TSEC2M_IN_GMII)
Timur Tabi054838e2006-10-31 18:44:42 -0600608#endif
609
Timur Tabi435e3a72007-01-31 15:54:29 -0600610/*
611 * System performance
612 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200613#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500614#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200615#define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
616#define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
617#define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
618#define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
Valeriy Glushkovce9d5852009-06-30 15:48:41 +0300619#define CONFIG_SYS_SCCR_USBMPHCM 3 /* USB MPH controller's clock */
620#define CONFIG_SYS_SCCR_USBDRCM 0 /* USB DR controller's clock */
Timur Tabi054838e2006-10-31 18:44:42 -0600621
Timur Tabi435e3a72007-01-31 15:54:29 -0600622/*
623 * System IO Config
624 */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500625/* Needed for gigabit to work on TSEC 1 */
626#define CONFIG_SYS_SICRH SICRH_TSOBI1
627 /* USB DR as device + USB MPH as host */
628#define CONFIG_SYS_SICRL (SICRL_LDP_A | SICRL_USB1)
Timur Tabi054838e2006-10-31 18:44:42 -0600629
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500630#define CONFIG_SYS_HID0_INIT 0x00000000
631#define CONFIG_SYS_HID0_FINAL HID0_ENABLE_INSTRUCTION_CACHE
Timur Tabi054838e2006-10-31 18:44:42 -0600632
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200633#define CONFIG_SYS_HID2 HID2_HBE
Becky Bruce03ea1be2008-05-08 19:02:12 -0500634#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Timur Tabi054838e2006-10-31 18:44:42 -0600635
Timur Tabi435e3a72007-01-31 15:54:29 -0600636/* DDR */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500637#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500638 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500639 | BATL_MEMCOHERENCE)
640#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
641 | BATU_BL_256M \
642 | BATU_VS \
643 | BATU_VP)
Timur Tabi054838e2006-10-31 18:44:42 -0600644
Timur Tabi435e3a72007-01-31 15:54:29 -0600645/* PCI */
Timur Tabi054838e2006-10-31 18:44:42 -0600646#ifdef CONFIG_PCI
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500647#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500648 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500649 | BATL_MEMCOHERENCE)
650#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
651 | BATU_BL_256M \
652 | BATU_VS \
653 | BATU_VP)
654#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500655 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500656 | BATL_CACHEINHIBIT \
657 | BATL_GUARDEDSTORAGE)
658#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
659 | BATU_BL_256M \
660 | BATU_VS \
661 | BATU_VP)
Timur Tabi054838e2006-10-31 18:44:42 -0600662#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200663#define CONFIG_SYS_IBAT1L 0
664#define CONFIG_SYS_IBAT1U 0
665#define CONFIG_SYS_IBAT2L 0
666#define CONFIG_SYS_IBAT2U 0
Timur Tabi054838e2006-10-31 18:44:42 -0600667#endif
668
669#ifdef CONFIG_MPC83XX_PCI2
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500670#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500671 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500672 | BATL_MEMCOHERENCE)
673#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \
674 | BATU_BL_256M \
675 | BATU_VS \
676 | BATU_VP)
677#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500678 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500679 | BATL_CACHEINHIBIT \
680 | BATL_GUARDEDSTORAGE)
681#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \
682 | BATU_BL_256M \
683 | BATU_VS \
684 | BATU_VP)
Timur Tabi054838e2006-10-31 18:44:42 -0600685#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200686#define CONFIG_SYS_IBAT3L 0
687#define CONFIG_SYS_IBAT3U 0
688#define CONFIG_SYS_IBAT4L 0
689#define CONFIG_SYS_IBAT4U 0
Timur Tabi054838e2006-10-31 18:44:42 -0600690#endif
691
692/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500693#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500694 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500695 | BATL_CACHEINHIBIT \
696 | BATL_GUARDEDSTORAGE)
697#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
698 | BATU_BL_256M \
699 | BATU_VS \
700 | BATU_VP)
Timur Tabi054838e2006-10-31 18:44:42 -0600701
702/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500703#define CONFIG_SYS_IBAT6L (0xF0000000 \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500704 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500705 | BATL_MEMCOHERENCE \
706 | BATL_GUARDEDSTORAGE)
707#define CONFIG_SYS_IBAT6U (0xF0000000 \
708 | BATU_BL_256M \
709 | BATU_VS \
710 | BATU_VP)
Timur Tabi054838e2006-10-31 18:44:42 -0600711
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200712#define CONFIG_SYS_IBAT7L 0
713#define CONFIG_SYS_IBAT7U 0
Timur Tabi054838e2006-10-31 18:44:42 -0600714
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200715#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
716#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
717#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
718#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
719#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
720#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
721#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
722#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
723#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
724#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
725#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
726#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
727#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
728#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
729#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
730#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Timur Tabi054838e2006-10-31 18:44:42 -0600731
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500732#if defined(CONFIG_CMD_KGDB)
Timur Tabi054838e2006-10-31 18:44:42 -0600733#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
734#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
735#endif
736
737
738/*
739 * Environment Configuration
740 */
741#define CONFIG_ENV_OVERWRITE
742
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500743#define CONFIG_NETDEV "eth0"
Timur Tabi054838e2006-10-31 18:44:42 -0600744
Timur Tabi435e3a72007-01-31 15:54:29 -0600745#ifdef CONFIG_MPC8349ITX
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500746#define CONFIG_HOSTNAME "mpc8349emitx"
Timur Tabi435e3a72007-01-31 15:54:29 -0600747#else
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500748#define CONFIG_HOSTNAME "mpc8349emitxgp"
Timur Tabiab347542006-11-03 19:15:00 -0600749#endif
750
Timur Tabi435e3a72007-01-31 15:54:29 -0600751/* Default path and filenames */
Joe Hershberger257ff782011-10-13 13:03:47 +0000752#define CONFIG_ROOTPATH "/nfsroot/rootfs"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000753#define CONFIG_BOOTFILE "uImage"
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500754 /* U-Boot image on TFTP server */
755#define CONFIG_UBOOTPATH "u-boot.bin"
Timur Tabi054838e2006-10-31 18:44:42 -0600756
Timur Tabi435e3a72007-01-31 15:54:29 -0600757#ifdef CONFIG_MPC8349ITX
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500758#define CONFIG_FDTFILE "mpc8349emitx.dtb"
Timur Tabi054838e2006-10-31 18:44:42 -0600759#else
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500760#define CONFIG_FDTFILE "mpc8349emitxgp.dtb"
Timur Tabi054838e2006-10-31 18:44:42 -0600761#endif
762
Kim Phillips73060b52009-08-26 21:27:37 -0500763#define CONFIG_BOOTDELAY 6
Timur Tabi435e3a72007-01-31 15:54:29 -0600764
Timur Tabie9b04f02006-10-31 19:14:41 -0600765#define CONFIG_BOOTARGS \
766 "root=/dev/nfs rw" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200767 " nfsroot=" __stringify(CONFIG_SERVERIP) ":" CONFIG_ROOTPATH \
768 " ip=" __stringify(CONFIG_IPADDR) ":" \
769 __stringify(CONFIG_SERVERIP) ":" \
770 __stringify(CONFIG_GATEWAYIP) ":" \
771 __stringify(CONFIG_NETMASK) ":" \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500772 CONFIG_HOSTNAME ":" CONFIG_NETDEV ":off" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200773 " console=" __stringify(CONFIG_CONSOLE) "," __stringify(CONFIG_BAUDRATE)
Timur Tabie9b04f02006-10-31 19:14:41 -0600774
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100775#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200776 "console=" __stringify(CONFIG_CONSOLE) "\0" \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500777 "netdev=" CONFIG_NETDEV "\0" \
778 "uboot=" CONFIG_UBOOTPATH "\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200779 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200780 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
781 " +$filesize; " \
782 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
783 " +$filesize; " \
784 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
785 " $filesize; " \
786 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
787 " +$filesize; " \
788 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
789 " $filesize\0" \
Kim Phillips73060b52009-08-26 21:27:37 -0500790 "fdtaddr=780000\0" \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500791 "fdtfile=" CONFIG_FDTFILE "\0"
Kim Phillips774e1b52006-11-01 00:10:40 -0600792
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100793#define CONFIG_NFSBOOTCOMMAND \
Timur Tabi435e3a72007-01-31 15:54:29 -0600794 "setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath" \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500795 " ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off "\
Timur Tabi435e3a72007-01-31 15:54:29 -0600796 " console=$console,$baudrate $othbootargs; " \
797 "tftp $loadaddr $bootfile;" \
798 "tftp $fdtaddr $fdtfile;" \
799 "bootm $loadaddr - $fdtaddr"
Kim Phillips774e1b52006-11-01 00:10:40 -0600800
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100801#define CONFIG_RAMBOOTCOMMAND \
Timur Tabi435e3a72007-01-31 15:54:29 -0600802 "setenv bootargs root=/dev/ram rw" \
803 " console=$console,$baudrate $othbootargs; " \
804 "tftp $ramdiskaddr $ramdiskfile;" \
805 "tftp $loadaddr $bootfile;" \
806 "tftp $fdtaddr $fdtfile;" \
807 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Timur Tabi054838e2006-10-31 18:44:42 -0600808
Timur Tabi054838e2006-10-31 18:44:42 -0600809#endif