Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 2 | /* |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 3 | * (C) Copyright 2006-2010 |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 4 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | /* |
| 8 | * mpc8349emds board configuration file |
| 9 | * |
| 10 | */ |
| 11 | |
| 12 | #ifndef __CONFIG_H |
| 13 | #define __CONFIG_H |
| 14 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 15 | /* |
| 16 | * High Level Configuration Options |
| 17 | */ |
| 18 | #define CONFIG_E300 1 /* E300 Family */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 19 | |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 20 | #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 21 | |
| 22 | /* |
| 23 | * DDR Setup |
| 24 | */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 25 | #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/ |
| 26 | |
Rafal Jaworowski | 4a9b6aa | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 27 | /* |
York Sun | d297d39 | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 28 | * SYS_FSL_DDR2 is selected in Kconfig to use unified DDR driver |
| 29 | * unselect it to use old spd_sdram.c |
York Sun | c3c301e | 2011-08-26 11:32:45 -0700 | [diff] [blame] | 30 | */ |
York Sun | c3c301e | 2011-08-26 11:32:45 -0700 | [diff] [blame] | 31 | #define CONFIG_SYS_SPD_BUS_NUM 0 |
| 32 | #define SPD_EEPROM_ADDRESS1 0x52 |
| 33 | #define SPD_EEPROM_ADDRESS2 0x51 |
York Sun | c3c301e | 2011-08-26 11:32:45 -0700 | [diff] [blame] | 34 | #define CONFIG_DIMM_SLOTS_PER_CTLR 2 |
| 35 | #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) |
York Sun | c3c301e | 2011-08-26 11:32:45 -0700 | [diff] [blame] | 36 | #define CONFIG_MEM_INIT_VALUE 0xDeadBeef |
York Sun | c3c301e | 2011-08-26 11:32:45 -0700 | [diff] [blame] | 37 | |
Mario Six | c9f9277 | 2019-01-21 09:18:15 +0100 | [diff] [blame] | 38 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 /* DDR is system memory*/ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 39 | #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \ |
| 40 | | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05) |
Xie Xiaobo | 800b753 | 2007-02-14 18:26:44 +0800 | [diff] [blame] | 41 | /* |
| 42 | * DDRCDR - DDR Control Driver Register |
| 43 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 44 | #define CONFIG_SYS_DDRCDR_VALUE 0x80080001 |
Xie Xiaobo | 800b753 | 2007-02-14 18:26:44 +0800 | [diff] [blame] | 45 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 46 | #if defined(CONFIG_SPD_EEPROM) |
Rafal Jaworowski | 4a9b6aa | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 47 | /* |
| 48 | * Determine DDR configuration from I2C interface. |
| 49 | */ |
| 50 | #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ |
| 51 | #else |
| 52 | /* |
| 53 | * Manually set up DDR parameters |
| 54 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 55 | #define CONFIG_SYS_DDR_SIZE 256 /* MB */ |
Joe Hershberger | 5ade390 | 2011-10-11 23:57:31 -0500 | [diff] [blame] | 56 | #define CONFIG_SYS_DDR_CS2_CONFIG (CSCONFIG_EN \ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 57 | | CSCONFIG_ROW_BIT_13 \ |
| 58 | | CSCONFIG_COL_BIT_10) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 59 | #define CONFIG_SYS_DDR_TIMING_1 0x36332321 |
| 60 | #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 61 | #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 62 | #define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */ |
Rafal Jaworowski | 4a9b6aa | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 63 | |
Rafal Jaworowski | 4a9b6aa | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 64 | /* the default burst length is 4 - for 64-bit data path */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 65 | /* DLL,normal,seq,4/2.5, 4 burst len */ |
| 66 | #define CONFIG_SYS_DDR_MODE 0x00000022 |
Rafal Jaworowski | 4a9b6aa | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 67 | #endif |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 68 | |
| 69 | /* |
| 70 | * SDRAM on the Local Bus |
| 71 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 72 | #define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */ |
| 73 | #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 74 | |
| 75 | /* |
| 76 | * FLASH on the Local Bus |
| 77 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 78 | #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 79 | #define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 80 | |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 81 | |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 82 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
| 83 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 84 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 85 | #undef CONFIG_SYS_FLASH_CHECKSUM |
| 86 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 87 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 88 | |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 89 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 90 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 91 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
| 92 | #define CONFIG_SYS_RAMBOOT |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 93 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 94 | #undef CONFIG_SYS_RAMBOOT |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 95 | #endif |
| 96 | |
| 97 | /* |
| 98 | * BCSR register on local bus 32KB, 8-bit wide for MDS config reg |
| 99 | */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 100 | #define CONFIG_SYS_BCSR 0xE2400000 |
| 101 | /* Access window base at BCSR base */ |
Mario Six | c1e29d9 | 2019-01-21 09:18:01 +0100 | [diff] [blame] | 102 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 103 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 104 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 105 | #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */ |
| 106 | #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 107 | |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 108 | #define CONFIG_SYS_GBL_DATA_OFFSET \ |
| 109 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 110 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 111 | |
Kevin Hao | 349a015 | 2016-07-08 11:25:14 +0800 | [diff] [blame] | 112 | #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 113 | |
| 114 | /* |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 115 | * Serial Port |
| 116 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 117 | #define CONFIG_SYS_NS16550_SERIAL |
| 118 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 119 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 120 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 121 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 122 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 123 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 124 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) |
| 125 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 126 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 127 | /* I2C */ |
Heiko Schocher | f285074 | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 128 | #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 129 | |
Ben Warren | 81362c1 | 2008-01-16 22:37:42 -0500 | [diff] [blame] | 130 | /* SPI */ |
Ben Warren | 81362c1 | 2008-01-16 22:37:42 -0500 | [diff] [blame] | 131 | #undef CONFIG_SOFT_SPI /* SPI bit-banged */ |
Ben Warren | 81362c1 | 2008-01-16 22:37:42 -0500 | [diff] [blame] | 132 | |
| 133 | /* GPIOs. Used as SPI chip selects */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 134 | #define CONFIG_SYS_GPIO1_PRELIM |
| 135 | #define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */ |
| 136 | #define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */ |
Ben Warren | 81362c1 | 2008-01-16 22:37:42 -0500 | [diff] [blame] | 137 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 138 | /* TSEC */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 139 | #define CONFIG_SYS_TSEC1_OFFSET 0x24000 |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 140 | #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 141 | #define CONFIG_SYS_TSEC2_OFFSET 0x25000 |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 142 | #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 143 | |
Kumar Gala | 4c7efd8 | 2006-04-20 13:45:32 -0500 | [diff] [blame] | 144 | /* USB */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 145 | #define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 146 | |
| 147 | /* |
| 148 | * General PCI |
| 149 | * Addresses are mapped 1-1. |
| 150 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 151 | #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 |
| 152 | #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE |
| 153 | #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ |
| 154 | #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000 |
| 155 | #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE |
| 156 | #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 157 | #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 |
| 158 | #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000 |
| 159 | #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 160 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 161 | #define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000 |
| 162 | #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE |
| 163 | #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */ |
| 164 | #define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000 |
| 165 | #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE |
| 166 | #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 167 | #define CONFIG_SYS_PCI2_IO_BASE 0x00000000 |
| 168 | #define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000 |
| 169 | #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 170 | |
| 171 | #if defined(CONFIG_PCI) |
| 172 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 173 | #if !defined(CONFIG_PCI_PNP) |
| 174 | #define PCI_ENET0_IOADDR 0xFIXME |
| 175 | #define PCI_ENET0_MEMADDR 0xFIXME |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 176 | #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 177 | #endif |
| 178 | |
| 179 | #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 180 | |
| 181 | #endif /* CONFIG_PCI */ |
| 182 | |
| 183 | /* |
| 184 | * TSEC configuration |
| 185 | */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 186 | |
| 187 | #if defined(CONFIG_TSEC_ENET) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 188 | |
| 189 | #define CONFIG_GMII 1 /* MII PHY management */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 190 | #define CONFIG_TSEC1 1 |
Kim Phillips | 177e58f | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 191 | #define CONFIG_TSEC1_NAME "TSEC0" |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 192 | #define CONFIG_TSEC2 1 |
Kim Phillips | 177e58f | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 193 | #define CONFIG_TSEC2_NAME "TSEC1" |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 194 | #define TSEC1_PHY_ADDR 0 |
| 195 | #define TSEC2_PHY_ADDR 1 |
| 196 | #define TSEC1_PHYIDX 0 |
| 197 | #define TSEC2_PHYIDX 0 |
Andy Fleming | 09b88df | 2007-08-15 20:03:25 -0500 | [diff] [blame] | 198 | #define TSEC1_FLAGS TSEC_GIGABIT |
| 199 | #define TSEC2_FLAGS TSEC_GIGABIT |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 200 | |
| 201 | /* Options are: TSEC[0-1] */ |
| 202 | #define CONFIG_ETHPRIME "TSEC0" |
| 203 | |
| 204 | #endif /* CONFIG_TSEC_ENET */ |
| 205 | |
| 206 | /* |
| 207 | * Configure on-board RTC |
| 208 | */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 209 | #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ |
| 210 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 211 | |
| 212 | /* |
| 213 | * Environment |
| 214 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 215 | #ifndef CONFIG_SYS_RAMBOOT |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 216 | /* Address and size of Redundant Environment Sector */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 217 | #endif |
| 218 | |
| 219 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 220 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 221 | |
Jon Loeliger | 3b7116d | 2007-07-04 22:30:06 -0500 | [diff] [blame] | 222 | /* |
Jon Loeliger | ed26c74 | 2007-07-10 09:10:49 -0500 | [diff] [blame] | 223 | * BOOTP options |
| 224 | */ |
| 225 | #define CONFIG_BOOTP_BOOTFILESIZE |
Jon Loeliger | ed26c74 | 2007-07-10 09:10:49 -0500 | [diff] [blame] | 226 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 227 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 228 | |
| 229 | /* |
| 230 | * Miscellaneous configurable options |
| 231 | */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 232 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 233 | /* |
| 234 | * For booting Linux, the board info and command line data |
Ira W. Snyder | c5a22d0 | 2010-09-10 15:42:32 -0700 | [diff] [blame] | 235 | * have to be in the first 256 MB of memory, since this is |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 236 | * the maximum mapped by the Linux kernel during initialization. |
| 237 | */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 238 | /* Initial Memory map for Linux*/ |
| 239 | #define CONFIG_SYS_BOOTMAPSZ (256 << 20) |
Kevin Hao | 9c74796 | 2016-07-08 11:25:15 +0800 | [diff] [blame] | 240 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 241 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 242 | #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 243 | |
Lee Nipper | 7e87e76 | 2008-04-25 15:44:45 -0500 | [diff] [blame] | 244 | /* |
| 245 | * System performance |
| 246 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 247 | #define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */ |
| 248 | #define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */ |
Lee Nipper | 7e87e76 | 2008-04-25 15:44:45 -0500 | [diff] [blame] | 249 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 250 | /* System IO Config */ |
Kim Phillips | f91cad6 | 2009-06-05 14:11:33 -0500 | [diff] [blame] | 251 | #define CONFIG_SYS_SICRH 0 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 252 | #define CONFIG_SYS_SICRL SICRL_LDP_A |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 253 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 254 | #ifdef CONFIG_PCI |
Gabor Juhos | b445873 | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 255 | #define CONFIG_PCI_INDIRECT_BRIDGE |
Kumar Gala | 4c7efd8 | 2006-04-20 13:45:32 -0500 | [diff] [blame] | 256 | #endif |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 257 | |
Jon Loeliger | 3b7116d | 2007-07-04 22:30:06 -0500 | [diff] [blame] | 258 | #if defined(CONFIG_CMD_KGDB) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 259 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 260 | #endif |
| 261 | |
| 262 | /* |
| 263 | * Environment Configuration |
| 264 | */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 265 | |
| 266 | #if defined(CONFIG_TSEC_ENET) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 267 | #define CONFIG_HAS_ETH1 |
Andy Fleming | 458c389 | 2007-08-16 16:35:02 -0500 | [diff] [blame] | 268 | #define CONFIG_HAS_ETH0 |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 269 | #endif |
| 270 | |
Mario Six | 790d844 | 2018-03-28 14:38:20 +0200 | [diff] [blame] | 271 | #define CONFIG_HOSTNAME "mpc8349emds" |
Joe Hershberger | 257ff78 | 2011-10-13 13:03:47 +0000 | [diff] [blame] | 272 | #define CONFIG_ROOTPATH "/nfsroot/rootfs" |
Joe Hershberger | e4da248 | 2011-10-13 13:03:48 +0000 | [diff] [blame] | 273 | #define CONFIG_BOOTFILE "uImage" |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 274 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 275 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 276 | "netdev=eth0\0" \ |
| 277 | "hostname=mpc8349emds\0" \ |
| 278 | "nfsargs=setenv bootargs root=/dev/nfs rw " \ |
| 279 | "nfsroot=${serverip}:${rootpath}\0" \ |
| 280 | "ramargs=setenv bootargs root=/dev/ram rw\0" \ |
| 281 | "addip=setenv bootargs ${bootargs} " \ |
| 282 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ |
| 283 | ":${hostname}:${netdev}:off panic=1\0" \ |
| 284 | "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\ |
| 285 | "flash_nfs=run nfsargs addip addtty;" \ |
| 286 | "bootm ${kernel_addr}\0" \ |
| 287 | "flash_self=run ramargs addip addtty;" \ |
| 288 | "bootm ${kernel_addr} ${ramdisk_addr}\0" \ |
| 289 | "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \ |
| 290 | "bootm\0" \ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 291 | "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \ |
| 292 | "update=protect off fe000000 fe03ffff; " \ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 293 | "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0"\ |
Detlev Zundel | 406e578 | 2008-03-06 16:45:53 +0100 | [diff] [blame] | 294 | "upd=run load update\0" \ |
Kim Phillips | fd3a3fc | 2009-08-21 16:34:38 -0500 | [diff] [blame] | 295 | "fdtaddr=780000\0" \ |
Kim Phillips | b1b40d8 | 2009-08-26 21:25:46 -0500 | [diff] [blame] | 296 | "fdtfile=mpc834x_mds.dtb\0" \ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 297 | "" |
| 298 | |
Tom Rini | 9aed2af | 2021-08-19 14:29:00 -0400 | [diff] [blame] | 299 | #define NFSBOOTCOMMAND \ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 300 | "setenv bootargs root=/dev/nfs rw " \ |
| 301 | "nfsroot=$serverip:$rootpath " \ |
| 302 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ |
| 303 | "$netdev:off " \ |
| 304 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 305 | "tftp $loadaddr $bootfile;" \ |
| 306 | "tftp $fdtaddr $fdtfile;" \ |
| 307 | "bootm $loadaddr - $fdtaddr" |
Kim Phillips | 774e1b5 | 2006-11-01 00:10:40 -0600 | [diff] [blame] | 308 | |
Tom Rini | 9aed2af | 2021-08-19 14:29:00 -0400 | [diff] [blame] | 309 | #define RAMBOOTCOMMAND \ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 310 | "setenv bootargs root=/dev/ram rw " \ |
| 311 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 312 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 313 | "tftp $loadaddr $bootfile;" \ |
| 314 | "tftp $fdtaddr $fdtfile;" \ |
| 315 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
Kim Phillips | 774e1b5 | 2006-11-01 00:10:40 -0600 | [diff] [blame] | 316 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 317 | #define CONFIG_BOOTCOMMAND "run flash_self" |
| 318 | |
| 319 | #endif /* __CONFIG_H */ |