blob: 2f1fc6a6a2b92df73a61bd381d33e062b9839a8a [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +01002/*
Wolfgang Denk291ba1b2010-10-06 09:05:45 +02003 * (C) Copyright 2006-2010
Marian Balakowiczd7a3f722006-03-14 16:24:38 +01004 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
Marian Balakowiczd7a3f722006-03-14 16:24:38 +01005 */
6
7/*
8 * mpc8349emds board configuration file
9 *
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010015/*
16 * High Level Configuration Options
17 */
18#define CONFIG_E300 1 /* E300 Family */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010019
Joe Hershberger94c50332011-10-11 23:57:14 -050020#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010021
22/*
23 * DDR Setup
24 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010025#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
26
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010027/*
York Sund297d392016-12-28 08:43:40 -080028 * SYS_FSL_DDR2 is selected in Kconfig to use unified DDR driver
29 * unselect it to use old spd_sdram.c
York Sunc3c301e2011-08-26 11:32:45 -070030 */
York Sunc3c301e2011-08-26 11:32:45 -070031#define CONFIG_SYS_SPD_BUS_NUM 0
32#define SPD_EEPROM_ADDRESS1 0x52
33#define SPD_EEPROM_ADDRESS2 0x51
York Sunc3c301e2011-08-26 11:32:45 -070034#define CONFIG_DIMM_SLOTS_PER_CTLR 2
35#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
York Sunc3c301e2011-08-26 11:32:45 -070036#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
York Sunc3c301e2011-08-26 11:32:45 -070037
Mario Sixc9f92772019-01-21 09:18:15 +010038#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* DDR is system memory*/
Joe Hershberger94c50332011-10-11 23:57:14 -050039#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
40 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
Xie Xiaobo800b7532007-02-14 18:26:44 +080041/*
42 * DDRCDR - DDR Control Driver Register
43 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020044#define CONFIG_SYS_DDRCDR_VALUE 0x80080001
Xie Xiaobo800b7532007-02-14 18:26:44 +080045
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010046#if defined(CONFIG_SPD_EEPROM)
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010047/*
48 * Determine DDR configuration from I2C interface.
49 */
50#define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
51#else
52/*
53 * Manually set up DDR parameters
54 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020055#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Joe Hershberger5ade3902011-10-11 23:57:31 -050056#define CONFIG_SYS_DDR_CS2_CONFIG (CSCONFIG_EN \
Joe Hershberger94c50332011-10-11 23:57:14 -050057 | CSCONFIG_ROW_BIT_13 \
58 | CSCONFIG_COL_BIT_10)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020059#define CONFIG_SYS_DDR_TIMING_1 0x36332321
60#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
Joe Hershberger94c50332011-10-11 23:57:14 -050061#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020062#define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010063
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010064/* the default burst length is 4 - for 64-bit data path */
Joe Hershberger94c50332011-10-11 23:57:14 -050065 /* DLL,normal,seq,4/2.5, 4 burst len */
66#define CONFIG_SYS_DDR_MODE 0x00000022
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010067#endif
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010068
69/*
70 * SDRAM on the Local Bus
71 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072#define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */
73#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010074
75/*
76 * FLASH on the Local Bus
77 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
Joe Hershberger94c50332011-10-11 23:57:14 -050079#define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010080
Joe Hershbergerf05b9332011-10-11 23:57:30 -050081
Joe Hershberger94c50332011-10-11 23:57:14 -050082#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
83#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010084
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020085#undef CONFIG_SYS_FLASH_CHECKSUM
86#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
87#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010088
Wolfgang Denk0708bc62010-10-07 21:51:12 +020089#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010090
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
92#define CONFIG_SYS_RAMBOOT
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010093#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094#undef CONFIG_SYS_RAMBOOT
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010095#endif
96
97/*
98 * BCSR register on local bus 32KB, 8-bit wide for MDS config reg
99 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500100#define CONFIG_SYS_BCSR 0xE2400000
101 /* Access window base at BCSR base */
Mario Sixc1e29d92019-01-21 09:18:01 +0100102
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100103
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershberger94c50332011-10-11 23:57:14 -0500105#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
106#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100107
Joe Hershberger94c50332011-10-11 23:57:14 -0500108#define CONFIG_SYS_GBL_DATA_OFFSET \
109 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100111
Kevin Hao349a0152016-07-08 11:25:14 +0800112#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100113
114/*
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100115 * Serial Port
116 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_NS16550_SERIAL
118#define CONFIG_SYS_NS16550_REG_SIZE 1
119#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100120
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger94c50332011-10-11 23:57:14 -0500122 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100123
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
125#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100126
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100127/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200128#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100129
Ben Warren81362c12008-01-16 22:37:42 -0500130/* SPI */
Ben Warren81362c12008-01-16 22:37:42 -0500131#undef CONFIG_SOFT_SPI /* SPI bit-banged */
Ben Warren81362c12008-01-16 22:37:42 -0500132
133/* GPIOs. Used as SPI chip selects */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_GPIO1_PRELIM
135#define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */
136#define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */
Ben Warren81362c12008-01-16 22:37:42 -0500137
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100138/* TSEC */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200139#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Joe Hershberger94c50332011-10-11 23:57:14 -0500140#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Joe Hershberger94c50332011-10-11 23:57:14 -0500142#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100143
Kumar Gala4c7efd82006-04-20 13:45:32 -0500144/* USB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100146
147/*
148 * General PCI
149 * Addresses are mapped 1-1.
150 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
152#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
153#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
154#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
155#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
156#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger94c50332011-10-11 23:57:14 -0500157#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
158#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
159#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100160
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
162#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
163#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
164#define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
165#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
166#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger94c50332011-10-11 23:57:14 -0500167#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
168#define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
169#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100170
171#if defined(CONFIG_PCI)
172
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100173#if !defined(CONFIG_PCI_PNP)
174 #define PCI_ENET0_IOADDR 0xFIXME
175 #define PCI_ENET0_MEMADDR 0xFIXME
Wolfgang Denka1be4762008-05-20 16:00:29 +0200176 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100177#endif
178
179#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100180
181#endif /* CONFIG_PCI */
182
183/*
184 * TSEC configuration
185 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100186
187#if defined(CONFIG_TSEC_ENET)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100188
189#define CONFIG_GMII 1 /* MII PHY management */
Joe Hershberger94c50332011-10-11 23:57:14 -0500190#define CONFIG_TSEC1 1
Kim Phillips177e58f2007-05-16 16:52:19 -0500191#define CONFIG_TSEC1_NAME "TSEC0"
Joe Hershberger94c50332011-10-11 23:57:14 -0500192#define CONFIG_TSEC2 1
Kim Phillips177e58f2007-05-16 16:52:19 -0500193#define CONFIG_TSEC2_NAME "TSEC1"
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100194#define TSEC1_PHY_ADDR 0
195#define TSEC2_PHY_ADDR 1
196#define TSEC1_PHYIDX 0
197#define TSEC2_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500198#define TSEC1_FLAGS TSEC_GIGABIT
199#define TSEC2_FLAGS TSEC_GIGABIT
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100200
201/* Options are: TSEC[0-1] */
202#define CONFIG_ETHPRIME "TSEC0"
203
204#endif /* CONFIG_TSEC_ENET */
205
206/*
207 * Configure on-board RTC
208 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500209#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
210#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100211
212/*
213 * Environment
214 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#ifndef CONFIG_SYS_RAMBOOT
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100216/* Address and size of Redundant Environment Sector */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100217#endif
218
219#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200220#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100221
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500222/*
Jon Loeligered26c742007-07-10 09:10:49 -0500223 * BOOTP options
224 */
225#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligered26c742007-07-10 09:10:49 -0500226
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100227#undef CONFIG_WATCHDOG /* watchdog disabled */
228
229/*
230 * Miscellaneous configurable options
231 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100232
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100233/*
234 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700235 * have to be in the first 256 MB of memory, since this is
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100236 * the maximum mapped by the Linux kernel during initialization.
237 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500238 /* Initial Memory map for Linux*/
239#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Kevin Hao9c747962016-07-08 11:25:15 +0800240#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100241
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200242#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100243
Lee Nipper7e87e762008-04-25 15:44:45 -0500244/*
245 * System performance
246 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247#define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
248#define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
Lee Nipper7e87e762008-04-25 15:44:45 -0500249
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100250/* System IO Config */
Kim Phillipsf91cad62009-06-05 14:11:33 -0500251#define CONFIG_SYS_SICRH 0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#define CONFIG_SYS_SICRL SICRL_LDP_A
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100253
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100254#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000255#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Gala4c7efd82006-04-20 13:45:32 -0500256#endif
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100257
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500258#if defined(CONFIG_CMD_KGDB)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100259#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100260#endif
261
262/*
263 * Environment Configuration
264 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100265
266#if defined(CONFIG_TSEC_ENET)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100267#define CONFIG_HAS_ETH1
Andy Fleming458c3892007-08-16 16:35:02 -0500268#define CONFIG_HAS_ETH0
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100269#endif
270
Mario Six790d8442018-03-28 14:38:20 +0200271#define CONFIG_HOSTNAME "mpc8349emds"
Joe Hershberger257ff782011-10-13 13:03:47 +0000272#define CONFIG_ROOTPATH "/nfsroot/rootfs"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000273#define CONFIG_BOOTFILE "uImage"
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100274
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100275#define CONFIG_EXTRA_ENV_SETTINGS \
276 "netdev=eth0\0" \
277 "hostname=mpc8349emds\0" \
278 "nfsargs=setenv bootargs root=/dev/nfs rw " \
279 "nfsroot=${serverip}:${rootpath}\0" \
280 "ramargs=setenv bootargs root=/dev/ram rw\0" \
281 "addip=setenv bootargs ${bootargs} " \
282 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
283 ":${hostname}:${netdev}:off panic=1\0" \
284 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
285 "flash_nfs=run nfsargs addip addtty;" \
286 "bootm ${kernel_addr}\0" \
287 "flash_self=run ramargs addip addtty;" \
288 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
289 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
290 "bootm\0" \
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100291 "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \
292 "update=protect off fe000000 fe03ffff; " \
Joe Hershberger94c50332011-10-11 23:57:14 -0500293 "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0"\
Detlev Zundel406e5782008-03-06 16:45:53 +0100294 "upd=run load update\0" \
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500295 "fdtaddr=780000\0" \
Kim Phillipsb1b40d82009-08-26 21:25:46 -0500296 "fdtfile=mpc834x_mds.dtb\0" \
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100297 ""
298
Tom Rini9aed2af2021-08-19 14:29:00 -0400299#define NFSBOOTCOMMAND \
Joe Hershberger94c50332011-10-11 23:57:14 -0500300 "setenv bootargs root=/dev/nfs rw " \
301 "nfsroot=$serverip:$rootpath " \
302 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
303 "$netdev:off " \
304 "console=$consoledev,$baudrate $othbootargs;" \
305 "tftp $loadaddr $bootfile;" \
306 "tftp $fdtaddr $fdtfile;" \
307 "bootm $loadaddr - $fdtaddr"
Kim Phillips774e1b52006-11-01 00:10:40 -0600308
Tom Rini9aed2af2021-08-19 14:29:00 -0400309#define RAMBOOTCOMMAND \
Joe Hershberger94c50332011-10-11 23:57:14 -0500310 "setenv bootargs root=/dev/ram rw " \
311 "console=$consoledev,$baudrate $othbootargs;" \
312 "tftp $ramdiskaddr $ramdiskfile;" \
313 "tftp $loadaddr $bootfile;" \
314 "tftp $fdtaddr $fdtfile;" \
315 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Kim Phillips774e1b52006-11-01 00:10:40 -0600316
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100317#define CONFIG_BOOTCOMMAND "run flash_self"
318
319#endif /* __CONFIG_H */