blob: 1a96be0895c130c7d6fa36ae301c33243daa7010 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +01002/*
Wolfgang Denk291ba1b2010-10-06 09:05:45 +02003 * (C) Copyright 2006-2010
Marian Balakowiczd7a3f722006-03-14 16:24:38 +01004 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
Marian Balakowiczd7a3f722006-03-14 16:24:38 +01005 */
6
7/*
8 * mpc8349emds board configuration file
9 *
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010015/*
16 * High Level Configuration Options
17 */
18#define CONFIG_E300 1 /* E300 Family */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010019
Joe Hershberger94c50332011-10-11 23:57:14 -050020#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020021#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
22#define CONFIG_SYS_MEMTEST_END 0x00100000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010023
24/*
25 * DDR Setup
26 */
Xie Xiaobo800b7532007-02-14 18:26:44 +080027#define CONFIG_DDR_ECC /* support DDR ECC function */
Marian Balakowicz52ee4bd2006-03-16 15:19:35 +010028#define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010029#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
30
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010031/*
York Sund297d392016-12-28 08:43:40 -080032 * SYS_FSL_DDR2 is selected in Kconfig to use unified DDR driver
33 * unselect it to use old spd_sdram.c
York Sunc3c301e2011-08-26 11:32:45 -070034 */
York Sunc3c301e2011-08-26 11:32:45 -070035#define CONFIG_SYS_SPD_BUS_NUM 0
36#define SPD_EEPROM_ADDRESS1 0x52
37#define SPD_EEPROM_ADDRESS2 0x51
York Sunc3c301e2011-08-26 11:32:45 -070038#define CONFIG_DIMM_SLOTS_PER_CTLR 2
39#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
40#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
41#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
York Sunc3c301e2011-08-26 11:32:45 -070042
43/*
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010044 * 32-bit data path mode.
Wolfgang Denkebd3deb2006-04-16 10:51:58 +020045 *
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010046 * Please note that using this mode for devices with the real density of 64-bit
47 * effectively reduces the amount of available memory due to the effect of
48 * wrapping around while translating address to row/columns, for example in the
49 * 256MB module the upper 128MB get aliased with contents of the lower
50 * 128MB); normally this define should be used for devices with real 32-bit
Wolfgang Denkebd3deb2006-04-16 10:51:58 +020051 * data path.
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010052 */
53#undef CONFIG_DDR_32BIT
54
Mario Sixc9f92772019-01-21 09:18:15 +010055#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* DDR is system memory*/
56#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_SDRAM_BASE
Joe Hershberger94c50332011-10-11 23:57:14 -050057#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
58 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010059#undef CONFIG_DDR_2T_TIMING
60
Xie Xiaobo800b7532007-02-14 18:26:44 +080061/*
62 * DDRCDR - DDR Control Driver Register
63 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020064#define CONFIG_SYS_DDRCDR_VALUE 0x80080001
Xie Xiaobo800b7532007-02-14 18:26:44 +080065
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010066#if defined(CONFIG_SPD_EEPROM)
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010067/*
68 * Determine DDR configuration from I2C interface.
69 */
70#define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
71#else
72/*
73 * Manually set up DDR parameters
74 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Xie Xiaobo800b7532007-02-14 18:26:44 +080076#if defined(CONFIG_DDR_II)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077#define CONFIG_SYS_DDRCDR 0x80080001
Joe Hershberger94c50332011-10-11 23:57:14 -050078#define CONFIG_SYS_DDR_CS2_BNDS 0x0000000f
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020079#define CONFIG_SYS_DDR_CS2_CONFIG 0x80330102
Joe Hershberger94c50332011-10-11 23:57:14 -050080#define CONFIG_SYS_DDR_TIMING_0 0x00220802
81#define CONFIG_SYS_DDR_TIMING_1 0x38357322
82#define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8
83#define CONFIG_SYS_DDR_TIMING_3 0x00000000
84#define CONFIG_SYS_DDR_CLK_CNTL 0x02000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020085#define CONFIG_SYS_DDR_MODE 0x47d00432
86#define CONFIG_SYS_DDR_MODE2 0x8000c000
Joe Hershberger94c50332011-10-11 23:57:14 -050087#define CONFIG_SYS_DDR_INTERVAL 0x03cf0080
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020088#define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
89#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
Xie Xiaobo800b7532007-02-14 18:26:44 +080090#else
Joe Hershberger5ade3902011-10-11 23:57:31 -050091#define CONFIG_SYS_DDR_CS2_CONFIG (CSCONFIG_EN \
Joe Hershberger94c50332011-10-11 23:57:14 -050092 | CSCONFIG_ROW_BIT_13 \
93 | CSCONFIG_COL_BIT_10)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094#define CONFIG_SYS_DDR_TIMING_1 0x36332321
95#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
Joe Hershberger94c50332011-10-11 23:57:14 -050096#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097#define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010098
99#if defined(CONFIG_DDR_32BIT)
100/* set burst length to 8 for 32-bit data path */
Joe Hershberger94c50332011-10-11 23:57:14 -0500101 /* DLL,normal,seq,4/2.5, 8 burst len */
102#define CONFIG_SYS_DDR_MODE 0x00000023
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100103#else
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100104/* the default burst length is 4 - for 64-bit data path */
Joe Hershberger94c50332011-10-11 23:57:14 -0500105 /* DLL,normal,seq,4/2.5, 4 burst len */
106#define CONFIG_SYS_DDR_MODE 0x00000022
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100107#endif
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100108#endif
Xie Xiaobo800b7532007-02-14 18:26:44 +0800109#endif
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100110
111/*
112 * SDRAM on the Local Bus
113 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200114#define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */
115#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100116
117/*
118 * FLASH on the Local Bus
119 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
Joe Hershberger94c50332011-10-11 23:57:14 -0500121#define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100122
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500123
Joe Hershberger94c50332011-10-11 23:57:14 -0500124#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
125#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100126
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127#undef CONFIG_SYS_FLASH_CHECKSUM
128#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
129#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100130
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200131#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100132
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
134#define CONFIG_SYS_RAMBOOT
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100135#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136#undef CONFIG_SYS_RAMBOOT
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100137#endif
138
139/*
140 * BCSR register on local bus 32KB, 8-bit wide for MDS config reg
141 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500142#define CONFIG_SYS_BCSR 0xE2400000
143 /* Access window base at BCSR base */
Mario Sixc1e29d92019-01-21 09:18:01 +0100144
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100145
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200146#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershberger94c50332011-10-11 23:57:14 -0500147#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
148#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100149
Joe Hershberger94c50332011-10-11 23:57:14 -0500150#define CONFIG_SYS_GBL_DATA_OFFSET \
151 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100153
Kevin Hao349a0152016-07-08 11:25:14 +0800154#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Kim Phillips831d2f62012-06-30 18:29:20 -0500155#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100156
157/*
158 * Local Bus LCRR and LBCR regs
159 * LCRR: DLL bypass, Clock divider is 4
160 * External Local Bus rate is
161 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
162 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#define CONFIG_SYS_LBC_LBCR 0x00000000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100164
Xie Xiaobo800b7532007-02-14 18:26:44 +0800165/*
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100166 * Serial Port
167 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_NS16550_SERIAL
169#define CONFIG_SYS_NS16550_REG_SIZE 1
170#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100171
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger94c50332011-10-11 23:57:14 -0500173 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100174
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
176#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100177
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100178/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200179#define CONFIG_SYS_I2C
180#define CONFIG_SYS_I2C_FSL
181#define CONFIG_SYS_FSL_I2C_SPEED 400000
182#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
183#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
184#define CONFIG_SYS_FSL_I2C2_SPEED 400000
185#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
186#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
187#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100188
Ben Warren81362c12008-01-16 22:37:42 -0500189/* SPI */
Ben Warren81362c12008-01-16 22:37:42 -0500190#undef CONFIG_SOFT_SPI /* SPI bit-banged */
Ben Warren81362c12008-01-16 22:37:42 -0500191
192/* GPIOs. Used as SPI chip selects */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_GPIO1_PRELIM
194#define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */
195#define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */
Ben Warren81362c12008-01-16 22:37:42 -0500196
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100197/* TSEC */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Joe Hershberger94c50332011-10-11 23:57:14 -0500199#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200200#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Joe Hershberger94c50332011-10-11 23:57:14 -0500201#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100202
Kumar Gala4c7efd82006-04-20 13:45:32 -0500203/* USB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100205
206/*
207 * General PCI
208 * Addresses are mapped 1-1.
209 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
211#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
212#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
213#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
214#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
215#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger94c50332011-10-11 23:57:14 -0500216#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
217#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
218#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100219
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200220#define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
221#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
222#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
223#define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
224#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
225#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger94c50332011-10-11 23:57:14 -0500226#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
227#define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
228#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100229
230#if defined(CONFIG_PCI)
231
Ira W. Snyder0da3a3d2008-08-22 11:00:13 -0700232#define CONFIG_83XX_PCI_STREAMING
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100233
234#undef CONFIG_EEPRO100
235#undef CONFIG_TULIP
236
237#if !defined(CONFIG_PCI_PNP)
238 #define PCI_ENET0_IOADDR 0xFIXME
239 #define PCI_ENET0_MEMADDR 0xFIXME
Wolfgang Denka1be4762008-05-20 16:00:29 +0200240 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100241#endif
242
243#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100245
246#endif /* CONFIG_PCI */
247
248/*
249 * TSEC configuration
250 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100251
252#if defined(CONFIG_TSEC_ENET)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100253
254#define CONFIG_GMII 1 /* MII PHY management */
Joe Hershberger94c50332011-10-11 23:57:14 -0500255#define CONFIG_TSEC1 1
Kim Phillips177e58f2007-05-16 16:52:19 -0500256#define CONFIG_TSEC1_NAME "TSEC0"
Joe Hershberger94c50332011-10-11 23:57:14 -0500257#define CONFIG_TSEC2 1
Kim Phillips177e58f2007-05-16 16:52:19 -0500258#define CONFIG_TSEC2_NAME "TSEC1"
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100259#define TSEC1_PHY_ADDR 0
260#define TSEC2_PHY_ADDR 1
261#define TSEC1_PHYIDX 0
262#define TSEC2_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500263#define TSEC1_FLAGS TSEC_GIGABIT
264#define TSEC2_FLAGS TSEC_GIGABIT
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100265
266/* Options are: TSEC[0-1] */
267#define CONFIG_ETHPRIME "TSEC0"
268
269#endif /* CONFIG_TSEC_ENET */
270
271/*
272 * Configure on-board RTC
273 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500274#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
275#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100276
277/*
278 * Environment
279 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200280#ifndef CONFIG_SYS_RAMBOOT
Joe Hershberger94c50332011-10-11 23:57:14 -0500281 #define CONFIG_ENV_ADDR \
282 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200283 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
284 #define CONFIG_ENV_SIZE 0x2000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100285
286/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200287#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
288#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100289
290#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200291 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200292 #define CONFIG_ENV_SIZE 0x2000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100293#endif
294
295#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200296#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100297
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500298/*
Jon Loeligered26c742007-07-10 09:10:49 -0500299 * BOOTP options
300 */
301#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligered26c742007-07-10 09:10:49 -0500302
Jon Loeligered26c742007-07-10 09:10:49 -0500303/*
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500304 * Command line configuration.
305 */
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500306
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100307#undef CONFIG_WATCHDOG /* watchdog disabled */
308
309/*
310 * Miscellaneous configurable options
311 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200312#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100313
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100314/*
315 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700316 * have to be in the first 256 MB of memory, since this is
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100317 * the maximum mapped by the Linux kernel during initialization.
318 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500319 /* Initial Memory map for Linux*/
320#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Kevin Hao9c747962016-07-08 11:25:15 +0800321#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100322
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200323#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100324
Lee Nipper7e87e762008-04-25 15:44:45 -0500325/*
326 * System performance
327 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200328#define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
329#define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
Lee Nipper7e87e762008-04-25 15:44:45 -0500330
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100331/* System IO Config */
Kim Phillipsf91cad62009-06-05 14:11:33 -0500332#define CONFIG_SYS_SICRH 0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200333#define CONFIG_SYS_SICRL SICRL_LDP_A
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100334
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100335#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000336#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Gala4c7efd82006-04-20 13:45:32 -0500337#endif
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100338
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500339#if defined(CONFIG_CMD_KGDB)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100340#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100341#endif
342
343/*
344 * Environment Configuration
345 */
346#define CONFIG_ENV_OVERWRITE
347
348#if defined(CONFIG_TSEC_ENET)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100349#define CONFIG_HAS_ETH1
Andy Fleming458c3892007-08-16 16:35:02 -0500350#define CONFIG_HAS_ETH0
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100351#endif
352
Mario Six790d8442018-03-28 14:38:20 +0200353#define CONFIG_HOSTNAME "mpc8349emds"
Joe Hershberger257ff782011-10-13 13:03:47 +0000354#define CONFIG_ROOTPATH "/nfsroot/rootfs"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000355#define CONFIG_BOOTFILE "uImage"
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100356
Joe Hershberger94c50332011-10-11 23:57:14 -0500357#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100358
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100359#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +0100360 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100361 "echo"
362
363#define CONFIG_EXTRA_ENV_SETTINGS \
364 "netdev=eth0\0" \
365 "hostname=mpc8349emds\0" \
366 "nfsargs=setenv bootargs root=/dev/nfs rw " \
367 "nfsroot=${serverip}:${rootpath}\0" \
368 "ramargs=setenv bootargs root=/dev/ram rw\0" \
369 "addip=setenv bootargs ${bootargs} " \
370 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
371 ":${hostname}:${netdev}:off panic=1\0" \
372 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
373 "flash_nfs=run nfsargs addip addtty;" \
374 "bootm ${kernel_addr}\0" \
375 "flash_self=run ramargs addip addtty;" \
376 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
377 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
378 "bootm\0" \
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100379 "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \
380 "update=protect off fe000000 fe03ffff; " \
Joe Hershberger94c50332011-10-11 23:57:14 -0500381 "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0"\
Detlev Zundel406e5782008-03-06 16:45:53 +0100382 "upd=run load update\0" \
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500383 "fdtaddr=780000\0" \
Kim Phillipsb1b40d82009-08-26 21:25:46 -0500384 "fdtfile=mpc834x_mds.dtb\0" \
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100385 ""
386
Joe Hershberger94c50332011-10-11 23:57:14 -0500387#define CONFIG_NFSBOOTCOMMAND \
388 "setenv bootargs root=/dev/nfs rw " \
389 "nfsroot=$serverip:$rootpath " \
390 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
391 "$netdev:off " \
392 "console=$consoledev,$baudrate $othbootargs;" \
393 "tftp $loadaddr $bootfile;" \
394 "tftp $fdtaddr $fdtfile;" \
395 "bootm $loadaddr - $fdtaddr"
Kim Phillips774e1b52006-11-01 00:10:40 -0600396
397#define CONFIG_RAMBOOTCOMMAND \
Joe Hershberger94c50332011-10-11 23:57:14 -0500398 "setenv bootargs root=/dev/ram rw " \
399 "console=$consoledev,$baudrate $othbootargs;" \
400 "tftp $ramdiskaddr $ramdiskfile;" \
401 "tftp $loadaddr $bootfile;" \
402 "tftp $fdtaddr $fdtfile;" \
403 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Kim Phillips774e1b52006-11-01 00:10:40 -0600404
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100405#define CONFIG_BOOTCOMMAND "run flash_self"
406
407#endif /* __CONFIG_H */