blob: 841d337f4d3cad395ae61236b7c3fb2d31788d6f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +09002/*
3 * board/renesas/koelsch/koelsch.c
4 *
5 * Copyright (C) 2013 Renesas Electronics Corporation
6 *
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +09007 */
8
9#include <common.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -060010#include <env.h>
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090011#include <malloc.h>
Nobuhiro Iwamatsu6288fb42014-12-09 11:24:01 +090012#include <dm.h>
13#include <dm/platform_data/serial_sh.h>
Simon Glass9d1f6192019-08-02 09:44:25 -060014#include <env_internal.h>
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090015#include <asm/processor.h>
16#include <asm/mach-types.h>
17#include <asm/io.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090018#include <linux/errno.h>
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090019#include <asm/arch/sys_proto.h>
20#include <asm/gpio.h>
21#include <asm/arch/rmobile.h>
Nobuhiro Iwamatsuade3c942014-12-02 16:52:19 +090022#include <asm/arch/rcar-mstp.h>
Nobuhiro Iwamatsuaf33ae72014-11-12 13:03:54 +090023#include <asm/arch/sh_sdhi.h>
Nobuhiro Iwamatsu157585e2013-10-20 20:37:17 +090024#include <netdev.h>
25#include <miiphy.h>
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090026#include <i2c.h>
Nobuhiro Iwamatsucb5c69a2014-03-31 11:52:51 +090027#include <div64.h>
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090028#include "qos.h"
29
30DECLARE_GLOBAL_DATA_PTR;
31
Nobuhiro Iwamatsucb5c69a2014-03-31 11:52:51 +090032#define CLK2MHZ(clk) (clk / 1000 / 1000)
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090033void s_init(void)
34{
Nobuhiro Iwamatsu0a6c5102014-03-27 16:18:08 +090035 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
36 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
Nobuhiro Iwamatsucb5c69a2014-03-31 11:52:51 +090037 u32 stc;
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090038
39 /* Watchdog init */
40 writel(0xA5A5A500, &rwdt->rwtcsra);
41 writel(0xA5A5A500, &swdt->swtcsra);
42
Nobuhiro Iwamatsucb5c69a2014-03-31 11:52:51 +090043 /* CPU frequency setting. Set to 1.5GHz */
44 stc = ((1500 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1) << PLL0_STC_BIT;
45 clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
46
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090047 /* QoS */
48 qos_init();
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090049}
50
Marek Vasutb0fd6e22018-04-17 14:13:11 +020051#define TMU0_MSTP125 BIT(25)
Nobuhiro Iwamatsuaf33ae72014-11-12 13:03:54 +090052
53#define SD1CKCR 0xE6150078
54#define SD2CKCR 0xE615026C
55#define SD_97500KHZ 0x7
56
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090057int board_early_init_f(void)
58{
59 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
60
Nobuhiro Iwamatsuaf33ae72014-11-12 13:03:54 +090061 /*
62 * SD0 clock is set to 97.5MHz by default.
63 * Set SD1 and SD2 to the 97.5MHz as well.
64 */
65 writel(SD_97500KHZ, SD1CKCR);
66 writel(SD_97500KHZ, SD2CKCR);
67
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090068 return 0;
69}
70
Marek Vasutb0fd6e22018-04-17 14:13:11 +020071#define ETHERNET_PHY_RESET 176 /* GPIO 5 22 */
72
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090073int board_init(void)
74{
75 /* adress of boot parameters */
Nobuhiro Iwamatsu692912b2014-11-10 13:58:50 +090076 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090077
Marek Vasutb0fd6e22018-04-17 14:13:11 +020078 /* Force ethernet PHY out of reset */
79 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
80 gpio_direction_output(ETHERNET_PHY_RESET, 0);
81 mdelay(10);
82 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Nobuhiro Iwamatsu157585e2013-10-20 20:37:17 +090083
84 return 0;
85}
86
Marek Vasutb0fd6e22018-04-17 14:13:11 +020087int dram_init(void)
Nobuhiro Iwamatsu157585e2013-10-20 20:37:17 +090088{
Siva Durga Prasad Paladugub3d55ea2018-07-16 15:56:11 +053089 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasutb0fd6e22018-04-17 14:13:11 +020090 return -EINVAL;
Nobuhiro Iwamatsu157585e2013-10-20 20:37:17 +090091
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090092 return 0;
93}
94
Marek Vasutb0fd6e22018-04-17 14:13:11 +020095int dram_init_banksize(void)
Nobuhiro Iwamatsuaf33ae72014-11-12 13:03:54 +090096{
Marek Vasutb0fd6e22018-04-17 14:13:11 +020097 fdtdec_setup_memory_banksize();
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090098
99 return 0;
100}
101
Marek Vasutb0fd6e22018-04-17 14:13:11 +0200102/* Koelsch has KSZ8041NL/RNL */
103#define PHY_CONTROL1 0x1E
Marek Vasut9580a452019-03-30 07:05:09 +0100104#define PHY_LED_MODE 0xC000
Nobuhiro Iwamatsu157585e2013-10-20 20:37:17 +0900105#define PHY_LED_MODE_ACK 0x4000
106int board_phy_config(struct phy_device *phydev)
107{
108 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
109 ret &= ~PHY_LED_MODE;
110 ret |= PHY_LED_MODE_ACK;
111 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
112
113 return 0;
114}
115
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +0900116void reset_cpu(ulong addr)
117{
Marek Vasutb0fd6e22018-04-17 14:13:11 +0200118 struct udevice *dev;
119 const u8 pmic_bus = 6;
120 const u8 pmic_addr = 0x58;
121 u8 data;
122 int ret;
123
124 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
125 if (ret)
126 hang();
127
128 ret = dm_i2c_read(dev, 0x13, &data, 1);
129 if (ret)
130 hang();
131
132 data |= BIT(1);
Nobuhiro Iwamatsu6c57c162013-10-10 10:48:20 +0900133
Marek Vasutb0fd6e22018-04-17 14:13:11 +0200134 ret = dm_i2c_write(dev, 0x13, &data, 1);
135 if (ret)
136 hang();
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +0900137}
Nobuhiro Iwamatsu6288fb42014-12-09 11:24:01 +0900138
Marek Vasutb0fd6e22018-04-17 14:13:11 +0200139enum env_location env_get_location(enum env_operation op, int prio)
140{
141 const u32 load_magic = 0xb33fc0de;
Nobuhiro Iwamatsu6288fb42014-12-09 11:24:01 +0900142
Marek Vasutb0fd6e22018-04-17 14:13:11 +0200143 /* Block environment access if loaded using JTAG */
144 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
145 (op != ENVOP_INIT))
146 return ENVL_UNKNOWN;
147
148 if (prio)
149 return ENVL_UNKNOWN;
150
151 return ENVL_SPI_FLASH;
152}