blob: d07a7ca2aba5af282022705deee40e7fff2fe69d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +09002/*
3 * board/renesas/koelsch/koelsch.c
4 *
5 * Copyright (C) 2013 Renesas Electronics Corporation
6 *
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +09007 */
8
9#include <common.h>
10#include <malloc.h>
Nobuhiro Iwamatsu6288fb42014-12-09 11:24:01 +090011#include <dm.h>
12#include <dm/platform_data/serial_sh.h>
Alex Kiernan9c215492018-04-01 09:22:38 +000013#include <environment.h>
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090014#include <asm/processor.h>
15#include <asm/mach-types.h>
16#include <asm/io.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090017#include <linux/errno.h>
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090018#include <asm/arch/sys_proto.h>
19#include <asm/gpio.h>
20#include <asm/arch/rmobile.h>
Nobuhiro Iwamatsuade3c942014-12-02 16:52:19 +090021#include <asm/arch/rcar-mstp.h>
Nobuhiro Iwamatsuaf33ae72014-11-12 13:03:54 +090022#include <asm/arch/sh_sdhi.h>
Nobuhiro Iwamatsu157585e2013-10-20 20:37:17 +090023#include <netdev.h>
24#include <miiphy.h>
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090025#include <i2c.h>
Nobuhiro Iwamatsucb5c69a2014-03-31 11:52:51 +090026#include <div64.h>
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090027#include "qos.h"
28
29DECLARE_GLOBAL_DATA_PTR;
30
Nobuhiro Iwamatsucb5c69a2014-03-31 11:52:51 +090031#define CLK2MHZ(clk) (clk / 1000 / 1000)
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090032void s_init(void)
33{
Nobuhiro Iwamatsu0a6c5102014-03-27 16:18:08 +090034 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
35 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
Nobuhiro Iwamatsucb5c69a2014-03-31 11:52:51 +090036 u32 stc;
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090037
38 /* Watchdog init */
39 writel(0xA5A5A500, &rwdt->rwtcsra);
40 writel(0xA5A5A500, &swdt->swtcsra);
41
Nobuhiro Iwamatsucb5c69a2014-03-31 11:52:51 +090042 /* CPU frequency setting. Set to 1.5GHz */
43 stc = ((1500 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1) << PLL0_STC_BIT;
44 clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
45
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090046 /* QoS */
47 qos_init();
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090048}
49
Marek Vasutb0fd6e22018-04-17 14:13:11 +020050#define TMU0_MSTP125 BIT(25)
Nobuhiro Iwamatsuaf33ae72014-11-12 13:03:54 +090051
52#define SD1CKCR 0xE6150078
53#define SD2CKCR 0xE615026C
54#define SD_97500KHZ 0x7
55
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090056int board_early_init_f(void)
57{
58 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
59
Nobuhiro Iwamatsuaf33ae72014-11-12 13:03:54 +090060 /*
61 * SD0 clock is set to 97.5MHz by default.
62 * Set SD1 and SD2 to the 97.5MHz as well.
63 */
64 writel(SD_97500KHZ, SD1CKCR);
65 writel(SD_97500KHZ, SD2CKCR);
66
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090067 return 0;
68}
69
Marek Vasutb0fd6e22018-04-17 14:13:11 +020070#define ETHERNET_PHY_RESET 176 /* GPIO 5 22 */
71
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090072int board_init(void)
73{
74 /* adress of boot parameters */
Nobuhiro Iwamatsu692912b2014-11-10 13:58:50 +090075 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090076
Marek Vasutb0fd6e22018-04-17 14:13:11 +020077 /* Force ethernet PHY out of reset */
78 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
79 gpio_direction_output(ETHERNET_PHY_RESET, 0);
80 mdelay(10);
81 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Nobuhiro Iwamatsu157585e2013-10-20 20:37:17 +090082
83 return 0;
84}
85
Marek Vasutb0fd6e22018-04-17 14:13:11 +020086int dram_init(void)
Nobuhiro Iwamatsu157585e2013-10-20 20:37:17 +090087{
Siva Durga Prasad Paladugub3d55ea2018-07-16 15:56:11 +053088 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasutb0fd6e22018-04-17 14:13:11 +020089 return -EINVAL;
Nobuhiro Iwamatsu157585e2013-10-20 20:37:17 +090090
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090091 return 0;
92}
93
Marek Vasutb0fd6e22018-04-17 14:13:11 +020094int dram_init_banksize(void)
Nobuhiro Iwamatsuaf33ae72014-11-12 13:03:54 +090095{
Marek Vasutb0fd6e22018-04-17 14:13:11 +020096 fdtdec_setup_memory_banksize();
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090097
98 return 0;
99}
100
Marek Vasutb0fd6e22018-04-17 14:13:11 +0200101/* Koelsch has KSZ8041NL/RNL */
102#define PHY_CONTROL1 0x1E
Marek Vasut9580a452019-03-30 07:05:09 +0100103#define PHY_LED_MODE 0xC000
Nobuhiro Iwamatsu157585e2013-10-20 20:37:17 +0900104#define PHY_LED_MODE_ACK 0x4000
105int board_phy_config(struct phy_device *phydev)
106{
107 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
108 ret &= ~PHY_LED_MODE;
109 ret |= PHY_LED_MODE_ACK;
110 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
111
112 return 0;
113}
114
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +0900115void reset_cpu(ulong addr)
116{
Marek Vasutb0fd6e22018-04-17 14:13:11 +0200117 struct udevice *dev;
118 const u8 pmic_bus = 6;
119 const u8 pmic_addr = 0x58;
120 u8 data;
121 int ret;
122
123 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
124 if (ret)
125 hang();
126
127 ret = dm_i2c_read(dev, 0x13, &data, 1);
128 if (ret)
129 hang();
130
131 data |= BIT(1);
Nobuhiro Iwamatsu6c57c162013-10-10 10:48:20 +0900132
Marek Vasutb0fd6e22018-04-17 14:13:11 +0200133 ret = dm_i2c_write(dev, 0x13, &data, 1);
134 if (ret)
135 hang();
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +0900136}
Nobuhiro Iwamatsu6288fb42014-12-09 11:24:01 +0900137
Marek Vasutb0fd6e22018-04-17 14:13:11 +0200138enum env_location env_get_location(enum env_operation op, int prio)
139{
140 const u32 load_magic = 0xb33fc0de;
Nobuhiro Iwamatsu6288fb42014-12-09 11:24:01 +0900141
Marek Vasutb0fd6e22018-04-17 14:13:11 +0200142 /* Block environment access if loaded using JTAG */
143 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
144 (op != ENVOP_INIT))
145 return ENVL_UNKNOWN;
146
147 if (prio)
148 return ENVL_UNKNOWN;
149
150 return ENVL_SPI_FLASH;
151}