blob: 7c57d32614fa68ce1bc3f31461dee994d3a47b77 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Michal Simek19dfc472012-09-13 20:23:34 +00002/*
3 * (C) Copyright 2011 Michal Simek
4 *
5 * Michal SIMEK <monstr@monstr.eu>
6 *
7 * Based on Xilinx gmac driver:
8 * (C) Copyright 2011 Xilinx
Michal Simek19dfc472012-09-13 20:23:34 +00009 */
10
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +053011#include <clk.h>
Michal Simek19dfc472012-09-13 20:23:34 +000012#include <common.h>
Simon Glass63334482019-11-14 12:57:39 -070013#include <cpu_func.h>
Michal Simek250e05e2015-11-30 14:14:56 +010014#include <dm.h>
Michal Simekc8142d42021-12-15 11:00:01 +010015#include <generic-phy.h>
Simon Glass0f2af882020-05-10 11:40:05 -060016#include <log.h>
Michal Simek19dfc472012-09-13 20:23:34 +000017#include <net.h>
Michal Simekb055f672014-04-25 14:17:38 +020018#include <netdev.h>
Michal Simek19dfc472012-09-13 20:23:34 +000019#include <config.h>
Michal Simekd9cfa972015-09-24 20:13:45 +020020#include <console.h>
Michal Simek19dfc472012-09-13 20:23:34 +000021#include <malloc.h>
Simon Glass274e0b02020-05-10 11:39:56 -060022#include <asm/cache.h>
Michal Simek19dfc472012-09-13 20:23:34 +000023#include <asm/io.h>
24#include <phy.h>
Michal Simekc86e7fc2021-12-06 16:25:20 +010025#include <reset.h>
Michal Simek19dfc472012-09-13 20:23:34 +000026#include <miiphy.h>
Mateusz Kulikowski93597d72016-01-23 11:54:33 +010027#include <wait_bit.h>
Michal Simek19dfc472012-09-13 20:23:34 +000028#include <watchdog.h>
Siva Durga Prasad Paladugu2b0690e2014-12-06 12:57:53 +053029#include <asm/system.h>
David Andrey73875dc2013-04-05 17:24:24 +020030#include <asm/arch/hardware.h>
Michal Simekd9f2c112012-10-15 14:01:23 +020031#include <asm/arch/sys_proto.h>
Simon Glass9bc15642020-02-03 07:36:16 -070032#include <dm/device_compat.h>
Venkatesh Yadav Abbarapu17544fc2023-06-19 09:19:22 +053033#include <linux/bitfield.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060034#include <linux/bitops.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070035#include <linux/err.h>
Masahiro Yamada64e4f7f2016-09-21 11:28:57 +090036#include <linux/errno.h>
Michal Simekb0017982022-03-30 11:07:53 +020037#include <eth_phy.h>
T Karthik Reddy4a0e6b52022-03-30 11:07:58 +020038#include <zynqmp_firmware.h>
Michal Simek19dfc472012-09-13 20:23:34 +000039
Michal Simek19dfc472012-09-13 20:23:34 +000040/* Bit/mask specification */
41#define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
42#define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
43#define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
44#define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
45#define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
46
47#define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
48#define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
49#define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
50
51#define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
52#define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
53#define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
54
55/* Wrap bit, last descriptor */
56#define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
57#define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
Michal Simek1dc446e2015-08-17 09:58:54 +020058#define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
Michal Simek19dfc472012-09-13 20:23:34 +000059
Michal Simek19dfc472012-09-13 20:23:34 +000060#define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
61#define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
62#define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
63#define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
64
Siva Durga Prasad Paladugu7e7fcc32016-05-16 15:31:37 +053065#define ZYNQ_GEM_NWCFG_SPEED100 0x00000001 /* 100 Mbps operation */
66#define ZYNQ_GEM_NWCFG_SPEED1000 0x00000400 /* 1Gbps operation */
67#define ZYNQ_GEM_NWCFG_FDEN 0x00000002 /* Full Duplex mode */
68#define ZYNQ_GEM_NWCFG_FSREM 0x00020000 /* FCS removal */
Siva Durga Prasad Paladuguf6c2d202016-05-16 15:31:38 +053069#define ZYNQ_GEM_NWCFG_SGMII_ENBL 0x08000000 /* SGMII Enable */
Siva Durga Prasad Paladugu7e7fcc32016-05-16 15:31:37 +053070#define ZYNQ_GEM_NWCFG_PCS_SEL 0x00000800 /* PCS select */
Michal Simek19dfc472012-09-13 20:23:34 +000071
Siva Durga Prasad Paladugu71245a42014-07-08 15:31:03 +053072#ifdef CONFIG_ARM64
73# define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
74#else
75# define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
76#endif
77
78#define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
79 ZYNQ_GEM_NWCFG_FDEN | \
Venkatesh Yadav Abbarapu17544fc2023-06-19 09:19:22 +053080 ZYNQ_GEM_NWCFG_FSREM)
Michal Simek19dfc472012-09-13 20:23:34 +000081
82#define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
83
84#define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
85/* Use full configured addressable space (8 Kb) */
86#define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
87/* Use full configured addressable space (4 Kb) */
88#define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
89/* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
90#define ZYNQ_GEM_DMACR_RXBUF 0x00180000
91
Vipul Kumarcbc2ed62018-11-26 16:27:38 +053092#if defined(CONFIG_PHYS_64BIT)
93# define ZYNQ_GEM_DMA_BUS_WIDTH BIT(30) /* 64 bit bus */
94#else
95# define ZYNQ_GEM_DMA_BUS_WIDTH (0 << 30) /* 32 bit bus */
96#endif
97
Michal Simek19dfc472012-09-13 20:23:34 +000098#define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
99 ZYNQ_GEM_DMACR_RXSIZE | \
100 ZYNQ_GEM_DMACR_TXSIZE | \
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530101 ZYNQ_GEM_DMACR_RXBUF | \
102 ZYNQ_GEM_DMA_BUS_WIDTH)
Michal Simek19dfc472012-09-13 20:23:34 +0000103
Michal Simek975ae352015-08-17 09:57:46 +0200104#define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */
105
Siva Durga Prasad Paladugu45467002016-03-25 12:53:44 +0530106#define ZYNQ_GEM_PCS_CTL_ANEG_ENBL 0x1000
107
Siva Durga Prasad Paladugub7b36372018-11-26 16:27:39 +0530108#define ZYNQ_GEM_DCFG_DBG6_DMA_64B BIT(23)
109
Ashok Reddy Soma06250462021-11-18 13:05:24 +0100110#define MDIO_IDLE_TIMEOUT_MS 100
111
Michal Simekab72cb42013-04-22 14:41:09 +0200112/* Use MII register 1 (MII status register) to detect PHY */
113#define PHY_DETECT_REG 1
114
115/* Mask used to verify certain PHY features (or register contents)
116 * in the register above:
117 * 0x1000: 10Mbps full duplex support
118 * 0x0800: 10Mbps half duplex support
119 * 0x0008: Auto-negotiation support
120 */
121#define PHY_DETECT_MASK 0x1808
122
Stefan Roese7acfc262023-01-25 08:09:08 +0100123/* PCS (SGMII) Link Status */
124#define ZYNQ_GEM_PCSSTATUS_LINK BIT(2)
125#define ZYNQ_GEM_PCSSTATUS_ANEG_COMPL BIT(5)
126
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530127/* TX BD status masks */
128#define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
129#define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
130#define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
131
Soren Brinkmann4dded982013-11-21 13:39:01 -0800132/* Clock frequencies for different speeds */
133#define ZYNQ_GEM_FREQUENCY_10 2500000UL
134#define ZYNQ_GEM_FREQUENCY_100 25000000UL
135#define ZYNQ_GEM_FREQUENCY_1000 125000000UL
136
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700137#define RXCLK_EN BIT(0)
138
Venkatesh Yadav Abbarapu17544fc2023-06-19 09:19:22 +0530139/* GEM specific constants for CLK. */
140#define GEM_CLK_DIV8 0
141#define GEM_CLK_DIV16 1
142#define GEM_CLK_DIV32 2
143#define GEM_CLK_DIV48 3
144#define GEM_CLK_DIV64 4
145#define GEM_CLK_DIV96 5
146#define GEM_CLK_DIV128 6
147#define GEM_CLK_DIV224 7
148
149#define GEM_MDC_SET(val) FIELD_PREP(GENMASK(20, 18), val)
150
Michal Simek19dfc472012-09-13 20:23:34 +0000151/* Device registers */
152struct zynq_gem_regs {
Michal Simek74a86e82015-10-05 11:49:43 +0200153 u32 nwctrl; /* 0x0 - Network Control reg */
154 u32 nwcfg; /* 0x4 - Network Config reg */
155 u32 nwsr; /* 0x8 - Network Status reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000156 u32 reserved1;
Michal Simek74a86e82015-10-05 11:49:43 +0200157 u32 dmacr; /* 0x10 - DMA Control reg */
158 u32 txsr; /* 0x14 - TX Status reg */
159 u32 rxqbase; /* 0x18 - RX Q Base address reg */
160 u32 txqbase; /* 0x1c - TX Q Base address reg */
161 u32 rxsr; /* 0x20 - RX Status reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000162 u32 reserved2[2];
Michal Simek74a86e82015-10-05 11:49:43 +0200163 u32 idr; /* 0x2c - Interrupt Disable reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000164 u32 reserved3;
Michal Simek74a86e82015-10-05 11:49:43 +0200165 u32 phymntnc; /* 0x34 - Phy Maintaince reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000166 u32 reserved4[18];
Michal Simek74a86e82015-10-05 11:49:43 +0200167 u32 hashl; /* 0x80 - Hash Low address reg */
168 u32 hashh; /* 0x84 - Hash High address reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000169#define LADDR_LOW 0
170#define LADDR_HIGH 1
Michal Simek74a86e82015-10-05 11:49:43 +0200171 u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
172 u32 match[4]; /* 0xa8 - Type ID1 Match reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000173 u32 reserved6[18];
Michal Simekff5dbef2015-10-05 12:49:48 +0200174#define STAT_SIZE 44
175 u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
Siva Durga Prasad Paladugu45467002016-03-25 12:53:44 +0530176 u32 reserved9[20];
177 u32 pcscntrl;
Stefan Roese7acfc262023-01-25 08:09:08 +0100178 u32 pcsstatus;
179 u32 rserved12[35];
Siva Durga Prasad Paladugub7b36372018-11-26 16:27:39 +0530180 u32 dcfg6; /* 0x294 Design config reg6 */
181 u32 reserved7[106];
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700182 u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
183 u32 reserved8[15];
184 u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530185 u32 reserved10[17];
186 u32 upper_txqbase; /* 0x4C8 - Upper tx_q base addr */
187 u32 reserved11[2];
188 u32 upper_rxqbase; /* 0x4D4 - Upper rx_q base addr */
Michal Simek19dfc472012-09-13 20:23:34 +0000189};
190
191/* BD descriptors */
192struct emac_bd {
193 u32 addr; /* Next descriptor pointer */
194 u32 status;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530195#if defined(CONFIG_PHYS_64BIT)
196 u32 addr_hi;
197 u32 reserved;
198#endif
Michal Simek19dfc472012-09-13 20:23:34 +0000199};
200
Michal Simekc40c93e2019-05-22 14:12:20 +0200201/* Reduce amount of BUFs if you have limited amount of memory */
Siva Durga Prasad Paladugu55931cf2015-04-15 12:15:01 +0530202#define RX_BUF 32
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530203/* Page table entries are set to 1MB, or multiples of 1MB
204 * (not < 1MB). driver uses less bd's so use 1MB bdspace.
205 */
206#define BD_SPACE 0x100000
207/* BD separation space */
Michal Simekc6eb0bc2015-08-17 09:45:53 +0200208#define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
Michal Simek19dfc472012-09-13 20:23:34 +0000209
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700210/* Setup the first free TX descriptor */
211#define TX_FREE_DESC 2
212
Michal Simek19dfc472012-09-13 20:23:34 +0000213/* Initialized, rxbd_current, rx_first_buf must be 0 after init */
214struct zynq_gem_priv {
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530215 struct emac_bd *tx_bd;
216 struct emac_bd *rx_bd;
217 char *rxbuffers;
Michal Simek19dfc472012-09-13 20:23:34 +0000218 u32 rxbd_current;
219 u32 rx_first_buf;
220 int phyaddr;
Michal Simeka94f84d2013-01-24 13:04:12 +0100221 int init;
Michal Simek1a63ee22015-11-30 10:24:15 +0100222 struct zynq_gem_regs *iobase;
Michal Simek55ee1862016-05-30 10:43:11 +0200223 struct zynq_gem_regs *mdiobase;
Michal Simek492de0f2015-10-07 16:42:56 +0200224 phy_interface_t interface;
Michal Simek19dfc472012-09-13 20:23:34 +0000225 struct phy_device *phydev;
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530226 ofnode phy_of_node;
Michal Simek19dfc472012-09-13 20:23:34 +0000227 struct mii_dev *bus;
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700228 struct clk rx_clk;
229 struct clk tx_clk;
Venkatesh Yadav Abbarapu17544fc2023-06-19 09:19:22 +0530230 struct clk pclk;
Siva Durga Prasad Paladugu0703cc52018-04-12 12:22:17 +0200231 u32 max_speed;
Siva Durga Prasad Paladugu134cfa62017-11-23 12:56:55 +0530232 bool int_pcs;
Siva Durga Prasad Paladugub7b36372018-11-26 16:27:39 +0530233 bool dma_64bit;
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700234 u32 clk_en_info;
Michal Simekc86e7fc2021-12-06 16:25:20 +0100235 struct reset_ctl_bulk resets;
Michal Simek19dfc472012-09-13 20:23:34 +0000236};
237
Michal Simek70551ca2018-06-13 10:00:30 +0200238static int phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
Michal Simek1a63ee22015-11-30 10:24:15 +0100239 u32 op, u16 *data)
Michal Simek19dfc472012-09-13 20:23:34 +0000240{
241 u32 mgtcr;
Michal Simek55ee1862016-05-30 10:43:11 +0200242 struct zynq_gem_regs *regs = priv->mdiobase;
Michal Simeke6709652016-12-12 09:47:26 +0100243 int err;
Michal Simek19dfc472012-09-13 20:23:34 +0000244
Álvaro Fernåndez Rojas918de032018-01-23 17:14:55 +0100245 err = wait_for_bit_le32(&regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
Ashok Reddy Soma06250462021-11-18 13:05:24 +0100246 true, MDIO_IDLE_TIMEOUT_MS, false);
Michal Simeke6709652016-12-12 09:47:26 +0100247 if (err)
248 return err;
Michal Simek19dfc472012-09-13 20:23:34 +0000249
250 /* Construct mgtcr mask for the operation */
251 mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
252 (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
253 (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
254
255 /* Write mgtcr and wait for completion */
256 writel(mgtcr, &regs->phymntnc);
257
Álvaro Fernåndez Rojas918de032018-01-23 17:14:55 +0100258 err = wait_for_bit_le32(&regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
Ashok Reddy Soma06250462021-11-18 13:05:24 +0100259 true, MDIO_IDLE_TIMEOUT_MS, false);
Michal Simeke6709652016-12-12 09:47:26 +0100260 if (err)
261 return err;
Michal Simek19dfc472012-09-13 20:23:34 +0000262
263 if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
264 *data = readl(&regs->phymntnc);
265
266 return 0;
267}
268
Michal Simek70551ca2018-06-13 10:00:30 +0200269static int phyread(struct zynq_gem_priv *priv, u32 phy_addr,
Michal Simek1a63ee22015-11-30 10:24:15 +0100270 u32 regnum, u16 *val)
Michal Simek19dfc472012-09-13 20:23:34 +0000271{
Michal Simek70551ca2018-06-13 10:00:30 +0200272 int ret;
Michal Simekc919c2c2015-10-07 16:34:51 +0200273
Michal Simek1a63ee22015-11-30 10:24:15 +0100274 ret = phy_setup_op(priv, phy_addr, regnum,
275 ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
Michal Simekc919c2c2015-10-07 16:34:51 +0200276
277 if (!ret)
278 debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
279 phy_addr, regnum, *val);
280
281 return ret;
Michal Simek19dfc472012-09-13 20:23:34 +0000282}
283
Michal Simek70551ca2018-06-13 10:00:30 +0200284static int phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
Michal Simek1a63ee22015-11-30 10:24:15 +0100285 u32 regnum, u16 data)
Michal Simek19dfc472012-09-13 20:23:34 +0000286{
Michal Simekc919c2c2015-10-07 16:34:51 +0200287 debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
288 regnum, data);
289
Michal Simek1a63ee22015-11-30 10:24:15 +0100290 return phy_setup_op(priv, phy_addr, regnum,
291 ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
Michal Simek19dfc472012-09-13 20:23:34 +0000292}
293
Michal Simek250e05e2015-11-30 14:14:56 +0100294static int zynq_gem_setup_mac(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000295{
296 u32 i, macaddrlow, macaddrhigh;
Simon Glassfa20e932020-12-03 16:55:20 -0700297 struct eth_pdata *pdata = dev_get_plat(dev);
Michal Simek250e05e2015-11-30 14:14:56 +0100298 struct zynq_gem_priv *priv = dev_get_priv(dev);
299 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek19dfc472012-09-13 20:23:34 +0000300
301 /* Set the MAC bits [31:0] in BOT */
Michal Simek250e05e2015-11-30 14:14:56 +0100302 macaddrlow = pdata->enetaddr[0];
303 macaddrlow |= pdata->enetaddr[1] << 8;
304 macaddrlow |= pdata->enetaddr[2] << 16;
305 macaddrlow |= pdata->enetaddr[3] << 24;
Michal Simek19dfc472012-09-13 20:23:34 +0000306
307 /* Set MAC bits [47:32] in TOP */
Michal Simek250e05e2015-11-30 14:14:56 +0100308 macaddrhigh = pdata->enetaddr[4];
309 macaddrhigh |= pdata->enetaddr[5] << 8;
Michal Simek19dfc472012-09-13 20:23:34 +0000310
311 for (i = 0; i < 4; i++) {
312 writel(0, &regs->laddr[i][LADDR_LOW]);
313 writel(0, &regs->laddr[i][LADDR_HIGH]);
314 /* Do not use MATCHx register */
315 writel(0, &regs->match[i]);
316 }
317
318 writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
319 writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
320
321 return 0;
322}
323
Venkatesh Yadav Abbarapu845172f2023-09-22 10:20:10 +0530324static u32 gem_mdc_clk_div(struct zynq_gem_priv *priv)
325{
326 u32 config;
327 unsigned long pclk_hz;
328
329 pclk_hz = clk_get_rate(&priv->pclk);
330 if (pclk_hz <= 20000000)
331 config = GEM_MDC_SET(GEM_CLK_DIV8);
332 else if (pclk_hz <= 40000000)
333 config = GEM_MDC_SET(GEM_CLK_DIV16);
334 else if (pclk_hz <= 80000000)
335 config = GEM_MDC_SET(GEM_CLK_DIV32);
336 else if (pclk_hz <= 120000000)
337 config = GEM_MDC_SET(GEM_CLK_DIV48);
338 else if (pclk_hz <= 160000000)
339 config = GEM_MDC_SET(GEM_CLK_DIV64);
340 else if (pclk_hz <= 240000000)
341 config = GEM_MDC_SET(GEM_CLK_DIV96);
342 else if (pclk_hz <= 320000000)
343 config = GEM_MDC_SET(GEM_CLK_DIV128);
344 else
345 config = GEM_MDC_SET(GEM_CLK_DIV224);
346
347 return config;
348}
349
Michal Simek250e05e2015-11-30 14:14:56 +0100350static int zynq_phy_init(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000351{
Venkatesh Yadav Abbarapu845172f2023-09-22 10:20:10 +0530352 int ret, val;
Michal Simek250e05e2015-11-30 14:14:56 +0100353 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek55ee1862016-05-30 10:43:11 +0200354 struct zynq_gem_regs *regs_mdio = priv->mdiobase;
Venkatesh Yadav Abbarapu845172f2023-09-22 10:20:10 +0530355 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek19dfc472012-09-13 20:23:34 +0000356 const u32 supported = SUPPORTED_10baseT_Half |
357 SUPPORTED_10baseT_Full |
358 SUPPORTED_100baseT_Half |
359 SUPPORTED_100baseT_Full |
360 SUPPORTED_1000baseT_Half |
361 SUPPORTED_1000baseT_Full;
362
Venkatesh Yadav Abbarapu845172f2023-09-22 10:20:10 +0530363 val = gem_mdc_clk_div(priv);
364 if (val)
365 writel(val, &regs->nwcfg);
366
Michal Simeke9ecc1c2015-11-30 13:58:36 +0100367 /* Enable only MDIO bus */
Michal Simek55ee1862016-05-30 10:43:11 +0200368 writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, &regs_mdio->nwctrl);
Michal Simeke9ecc1c2015-11-30 13:58:36 +0100369
Michal Simekb0017982022-03-30 11:07:53 +0200370 if (IS_ENABLED(CONFIG_DM_ETH_PHY))
371 priv->phyaddr = eth_phy_get_addr(dev);
372
Michal Simek7cd7ea62015-11-30 13:54:43 +0100373 priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
374 priv->interface);
Venkatesh Yadav Abbarapu1bbe4502022-09-29 10:26:05 +0530375 if (IS_ERR_OR_NULL(priv->phydev))
Michal Simek2c68e082015-11-30 14:03:37 +0100376 return -ENODEV;
Michal Simek7cd7ea62015-11-30 13:54:43 +0100377
Siva Durga Prasad Paladugu0703cc52018-04-12 12:22:17 +0200378 if (priv->max_speed) {
379 ret = phy_set_supported(priv->phydev, priv->max_speed);
380 if (ret)
381 return ret;
382 }
383
Siva Durga Prasad Paladugu12203502019-03-27 17:39:59 +0530384 priv->phydev->supported &= supported | ADVERTISED_Pause |
385 ADVERTISED_Asym_Pause;
386
Michal Simek7cd7ea62015-11-30 13:54:43 +0100387 priv->phydev->advertising = priv->phydev->supported;
Ashok Reddy Somabea12f42022-01-14 13:08:07 +0100388 if (!ofnode_valid(priv->phydev->node))
389 priv->phydev->node = priv->phy_of_node;
Dan Murphya5828712016-05-02 15:45:57 -0500390
Michal Simek24ce2322016-05-18 14:37:23 +0200391 return phy_config(priv->phydev);
Michal Simek7cd7ea62015-11-30 13:54:43 +0100392}
393
Venkatesh Yadav Abbarapu17544fc2023-06-19 09:19:22 +0530394
Michal Simek250e05e2015-11-30 14:14:56 +0100395static int zynq_gem_init(struct udevice *dev)
Michal Simek7cd7ea62015-11-30 13:54:43 +0100396{
Venkatesh Yadav Abbarapu845172f2023-09-22 10:20:10 +0530397 u32 i, nwconfig, nwcfg;
Michal Simekdbc0cfc2016-05-18 12:37:22 +0200398 int ret;
Michal Simek7cd7ea62015-11-30 13:54:43 +0100399 unsigned long clk_rate = 0;
Michal Simek250e05e2015-11-30 14:14:56 +0100400 struct zynq_gem_priv *priv = dev_get_priv(dev);
401 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek55ee1862016-05-30 10:43:11 +0200402 struct zynq_gem_regs *regs_mdio = priv->mdiobase;
Michal Simek7cd7ea62015-11-30 13:54:43 +0100403 struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
404 struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
405
Siva Durga Prasad Paladugub7b36372018-11-26 16:27:39 +0530406 if (readl(&regs->dcfg6) & ZYNQ_GEM_DCFG_DBG6_DMA_64B)
407 priv->dma_64bit = true;
408 else
409 priv->dma_64bit = false;
410
411#if defined(CONFIG_PHYS_64BIT)
412 if (!priv->dma_64bit) {
413 printf("ERR: %s: Using 64-bit DMA but HW doesn't support it\n",
414 __func__);
415 return -EINVAL;
416 }
417#else
418 if (priv->dma_64bit)
419 debug("WARN: %s: Not using 64-bit dma even HW supports it\n",
420 __func__);
421#endif
422
Michal Simeka94f84d2013-01-24 13:04:12 +0100423 if (!priv->init) {
424 /* Disable all interrupts */
425 writel(0xFFFFFFFF, &regs->idr);
Michal Simek19dfc472012-09-13 20:23:34 +0000426
Michal Simeka94f84d2013-01-24 13:04:12 +0100427 /* Disable the receiver & transmitter */
428 writel(0, &regs->nwctrl);
429 writel(0, &regs->txsr);
430 writel(0, &regs->rxsr);
431 writel(0, &regs->phymntnc);
Michal Simek19dfc472012-09-13 20:23:34 +0000432
Michal Simeka94f84d2013-01-24 13:04:12 +0100433 /* Clear the Hash registers for the mac address
434 * pointed by AddressPtr
435 */
436 writel(0x0, &regs->hashl);
437 /* Write bits [63:32] in TOP */
438 writel(0x0, &regs->hashh);
Michal Simek19dfc472012-09-13 20:23:34 +0000439
Michal Simeka94f84d2013-01-24 13:04:12 +0100440 /* Clear all counters */
Michal Simekff5dbef2015-10-05 12:49:48 +0200441 for (i = 0; i < STAT_SIZE; i++)
Michal Simeka94f84d2013-01-24 13:04:12 +0100442 readl(&regs->stat[i]);
Michal Simek19dfc472012-09-13 20:23:34 +0000443
Michal Simeka94f84d2013-01-24 13:04:12 +0100444 /* Setup RxBD space */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530445 memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
Michal Simek19dfc472012-09-13 20:23:34 +0000446
Michal Simeka94f84d2013-01-24 13:04:12 +0100447 for (i = 0; i < RX_BUF; i++) {
448 priv->rx_bd[i].status = 0xF0000000;
449 priv->rx_bd[i].addr =
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530450 (lower_32_bits((ulong)(priv->rxbuffers)
451 + (i * PKTSIZE_ALIGN)));
452#if defined(CONFIG_PHYS_64BIT)
453 priv->rx_bd[i].addr_hi =
454 (upper_32_bits((ulong)(priv->rxbuffers)
455 + (i * PKTSIZE_ALIGN)));
456#endif
457 }
Michal Simeka94f84d2013-01-24 13:04:12 +0100458 /* WRAP bit to last BD */
459 priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
460 /* Write RxBDs to IP */
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530461 writel(lower_32_bits((ulong)priv->rx_bd), &regs->rxqbase);
462#if defined(CONFIG_PHYS_64BIT)
463 writel(upper_32_bits((ulong)priv->rx_bd), &regs->upper_rxqbase);
464#endif
Michal Simek19dfc472012-09-13 20:23:34 +0000465
Michal Simeka94f84d2013-01-24 13:04:12 +0100466 /* Setup for DMA Configuration register */
467 writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
Michal Simek19dfc472012-09-13 20:23:34 +0000468
Michal Simeka94f84d2013-01-24 13:04:12 +0100469 /* Setup for Network Control register, MDIO, Rx and Tx enable */
Michal Simek55ee1862016-05-30 10:43:11 +0200470 setbits_le32(&regs_mdio->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
Michal Simek19dfc472012-09-13 20:23:34 +0000471
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700472 /* Disable the second priority queue */
473 dummy_tx_bd->addr = 0;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530474#if defined(CONFIG_PHYS_64BIT)
475 dummy_tx_bd->addr_hi = 0;
476#endif
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700477 dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
478 ZYNQ_GEM_TXBUF_LAST_MASK|
479 ZYNQ_GEM_TXBUF_USED_MASK;
480
481 dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
482 ZYNQ_GEM_RXBUF_NEW_MASK;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530483#if defined(CONFIG_PHYS_64BIT)
484 dummy_rx_bd->addr_hi = 0;
485#endif
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700486 dummy_rx_bd->status = 0;
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700487
488 writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
489 writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
490
Michal Simeka94f84d2013-01-24 13:04:12 +0100491 priv->init++;
492 }
493
Michal Simekdbc0cfc2016-05-18 12:37:22 +0200494 ret = phy_startup(priv->phydev);
495 if (ret)
496 return ret;
Michal Simek19dfc472012-09-13 20:23:34 +0000497
Michal Simek43b38322015-11-30 13:44:49 +0100498 if (!priv->phydev->link) {
499 printf("%s: No link.\n", priv->phydev->dev->name);
Michal Simek216b96d2013-11-12 14:25:29 +0100500 return -1;
501 }
502
Venkatesh Yadav Abbarapu845172f2023-09-22 10:20:10 +0530503 nwconfig = ZYNQ_GEM_NWCFG_INIT;
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530504
Siva Durga Prasad Paladugu134cfa62017-11-23 12:56:55 +0530505 /*
506 * Set SGMII enable PCS selection only if internal PCS/PMA
507 * core is used and interface is SGMII.
508 */
509 if (priv->interface == PHY_INTERFACE_MODE_SGMII &&
510 priv->int_pcs) {
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530511 nwconfig |= ZYNQ_GEM_NWCFG_SGMII_ENBL |
512 ZYNQ_GEM_NWCFG_PCS_SEL;
Siva Durga Prasad Paladugu45467002016-03-25 12:53:44 +0530513 }
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530514
Michal Simek43b38322015-11-30 13:44:49 +0100515 switch (priv->phydev->speed) {
Michal Simekd9f2c112012-10-15 14:01:23 +0200516 case SPEED_1000:
Venkatesh Yadav Abbarapu845172f2023-09-22 10:20:10 +0530517 nwconfig |= ZYNQ_GEM_NWCFG_SPEED1000;
Soren Brinkmann4dded982013-11-21 13:39:01 -0800518 clk_rate = ZYNQ_GEM_FREQUENCY_1000;
Michal Simekd9f2c112012-10-15 14:01:23 +0200519 break;
520 case SPEED_100:
Venkatesh Yadav Abbarapu845172f2023-09-22 10:20:10 +0530521 nwconfig |= ZYNQ_GEM_NWCFG_SPEED100;
Soren Brinkmann4dded982013-11-21 13:39:01 -0800522 clk_rate = ZYNQ_GEM_FREQUENCY_100;
Michal Simekd9f2c112012-10-15 14:01:23 +0200523 break;
524 case SPEED_10:
Soren Brinkmann4dded982013-11-21 13:39:01 -0800525 clk_rate = ZYNQ_GEM_FREQUENCY_10;
Michal Simekd9f2c112012-10-15 14:01:23 +0200526 break;
527 }
Venkatesh Yadav Abbarapu845172f2023-09-22 10:20:10 +0530528 nwcfg = readl(&regs->nwcfg);
529 nwcfg |= nwconfig;
530 if (nwcfg)
531 writel(nwcfg, &regs->nwcfg);
Robert Hancock3d6a9e02021-03-11 16:55:50 -0600532
533#ifdef CONFIG_ARM64
534 if (priv->interface == PHY_INTERFACE_MODE_SGMII &&
535 priv->int_pcs) {
536 /*
537 * Disable AN for fixed link configuration, enable otherwise.
538 * Must be written after PCS_SEL is set in nwconfig,
539 * otherwise writes will not take effect.
540 */
Stefan Roese7acfc262023-01-25 08:09:08 +0100541 if (priv->phydev->phy_id != PHY_FIXED_ID) {
Robert Hancock3d6a9e02021-03-11 16:55:50 -0600542 writel(readl(&regs->pcscntrl) | ZYNQ_GEM_PCS_CTL_ANEG_ENBL,
543 &regs->pcscntrl);
Stefan Roese7acfc262023-01-25 08:09:08 +0100544 /*
545 * When the PHY link is already up, the PCS link needs
546 * to get re-checked
547 */
548 if (priv->phydev->link) {
549 u32 pcsstatus;
550
551 pcsstatus = ZYNQ_GEM_PCSSTATUS_LINK |
552 ZYNQ_GEM_PCSSTATUS_ANEG_COMPL;
553 ret = wait_for_bit_le32(&regs->pcsstatus,
554 pcsstatus,
555 true, 5000, true);
556 if (ret) {
557 dev_warn(dev,
558 "no PCS (SGMII) link\n");
559 } else {
560 /*
561 * Some additional minimal delay seems
562 * to be needed so that the first
563 * packet will be sent correctly
564 */
565 mdelay(1);
566 }
567 }
568 } else {
Robert Hancock3d6a9e02021-03-11 16:55:50 -0600569 writel(readl(&regs->pcscntrl) & ~ZYNQ_GEM_PCS_CTL_ANEG_ENBL,
570 &regs->pcscntrl);
Stefan Roese7acfc262023-01-25 08:09:08 +0100571 }
Robert Hancock3d6a9e02021-03-11 16:55:50 -0600572 }
573#endif
David Andrey73875dc2013-04-05 17:24:24 +0200574
Michal Simeka170e432022-08-26 10:30:47 +0200575 ret = clk_get_rate(&priv->tx_clk);
576 if (ret != clk_rate) {
577 ret = clk_set_rate(&priv->tx_clk, clk_rate);
578 if (IS_ERR_VALUE(ret)) {
579 dev_err(dev, "failed to set tx clock rate %ld\n", clk_rate);
580 return ret;
581 }
Stefan Herbrechtsmeierbb433972017-01-17 16:27:25 +0100582 }
583
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700584 ret = clk_enable(&priv->tx_clk);
Michal Simek41710952021-02-09 15:28:15 +0100585 if (ret) {
Stefan Herbrechtsmeierbb433972017-01-17 16:27:25 +0100586 dev_err(dev, "failed to enable tx clock\n");
587 return ret;
588 }
Michal Simekd9f2c112012-10-15 14:01:23 +0200589
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700590 if (priv->clk_en_info & RXCLK_EN) {
591 ret = clk_enable(&priv->rx_clk);
592 if (ret) {
593 dev_err(dev, "failed to enable rx clock\n");
594 return ret;
595 }
596 }
Michal Simekd9f2c112012-10-15 14:01:23 +0200597 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
598 ZYNQ_GEM_NWCTRL_TXEN_MASK);
599
Michal Simek19dfc472012-09-13 20:23:34 +0000600 return 0;
601}
602
Michal Simek250e05e2015-11-30 14:14:56 +0100603static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
Michal Simek19dfc472012-09-13 20:23:34 +0000604{
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530605 dma_addr_t addr;
606 u32 size;
Michal Simek250e05e2015-11-30 14:14:56 +0100607 struct zynq_gem_priv *priv = dev_get_priv(dev);
608 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek1dc446e2015-08-17 09:58:54 +0200609 struct emac_bd *current_bd = &priv->tx_bd[1];
Michal Simek19dfc472012-09-13 20:23:34 +0000610
Michal Simek19dfc472012-09-13 20:23:34 +0000611 /* Setup Tx BD */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530612 memset(priv->tx_bd, 0, sizeof(struct emac_bd));
Michal Simek19dfc472012-09-13 20:23:34 +0000613
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530614 priv->tx_bd->addr = lower_32_bits((ulong)ptr);
615#if defined(CONFIG_PHYS_64BIT)
616 priv->tx_bd->addr_hi = upper_32_bits((ulong)ptr);
617#endif
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530618 priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
Michal Simek1dc446e2015-08-17 09:58:54 +0200619 ZYNQ_GEM_TXBUF_LAST_MASK;
620 /* Dummy descriptor to mark it as the last in descriptor chain */
621 current_bd->addr = 0x0;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530622#if defined(CONFIG_PHYS_64BIT)
623 current_bd->addr_hi = 0x0;
624#endif
Michal Simek1dc446e2015-08-17 09:58:54 +0200625 current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
626 ZYNQ_GEM_TXBUF_LAST_MASK|
627 ZYNQ_GEM_TXBUF_USED_MASK;
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530628
Michal Simekb6fe7ad2015-08-17 09:50:09 +0200629 /* setup BD */
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530630 writel(lower_32_bits((ulong)priv->tx_bd), &regs->txqbase);
631#if defined(CONFIG_PHYS_64BIT)
632 writel(upper_32_bits((ulong)priv->tx_bd), &regs->upper_txqbase);
633#endif
Michal Simekb6fe7ad2015-08-17 09:50:09 +0200634
Prabhakar Kushwaha1e9e6192015-10-25 13:18:54 +0530635 addr = (ulong) ptr;
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530636 addr &= ~(ARCH_DMA_MINALIGN - 1);
637 size = roundup(len, ARCH_DMA_MINALIGN);
638 flush_dcache_range(addr, addr + size);
639 barrier();
Michal Simek19dfc472012-09-13 20:23:34 +0000640
641 /* Start transmit */
642 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
643
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530644 /* Read TX BD status */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530645 if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
646 printf("TX buffers exhausted in mid frame\n");
Michal Simek19dfc472012-09-13 20:23:34 +0000647
Álvaro Fernåndez Rojas918de032018-01-23 17:14:55 +0100648 return wait_for_bit_le32(&regs->txsr, ZYNQ_GEM_TSR_DONE,
649 true, 20000, true);
Michal Simek19dfc472012-09-13 20:23:34 +0000650}
651
652/* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
Michal Simek250e05e2015-11-30 14:14:56 +0100653static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
Michal Simek19dfc472012-09-13 20:23:34 +0000654{
655 int frame_len;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530656 dma_addr_t addr;
Michal Simek250e05e2015-11-30 14:14:56 +0100657 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek19dfc472012-09-13 20:23:34 +0000658 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
Michal Simek19dfc472012-09-13 20:23:34 +0000659
660 if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
Michal Simek57b02692015-12-09 14:26:48 +0100661 return -1;
Michal Simek19dfc472012-09-13 20:23:34 +0000662
663 if (!(current_bd->status &
664 (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
665 printf("GEM: SOF or EOF not set for last buffer received!\n");
Michal Simek57b02692015-12-09 14:26:48 +0100666 return -1;
Michal Simek19dfc472012-09-13 20:23:34 +0000667 }
668
669 frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
Michal Simek57b02692015-12-09 14:26:48 +0100670 if (!frame_len) {
671 printf("%s: Zero size packet?\n", __func__);
672 return -1;
673 }
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530674
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530675#if defined(CONFIG_PHYS_64BIT)
676 addr = (dma_addr_t)((current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK)
677 | ((dma_addr_t)current_bd->addr_hi << 32));
678#else
Michal Simek57b02692015-12-09 14:26:48 +0100679 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530680#endif
Michal Simek57b02692015-12-09 14:26:48 +0100681 addr &= ~(ARCH_DMA_MINALIGN - 1);
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530682
Michal Simek57b02692015-12-09 14:26:48 +0100683 *packetp = (uchar *)(uintptr_t)addr;
Michal Simek19dfc472012-09-13 20:23:34 +0000684
Stefan Theil0f407c92018-12-17 09:12:30 +0100685 invalidate_dcache_range(addr, addr + roundup(PKTSIZE_ALIGN, ARCH_DMA_MINALIGN));
686 barrier();
687
Michal Simek57b02692015-12-09 14:26:48 +0100688 return frame_len;
689}
690
691static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length)
692{
693 struct zynq_gem_priv *priv = dev_get_priv(dev);
694 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
695 struct emac_bd *first_bd;
Ashok Reddy Soma47572532020-02-23 08:01:29 -0700696 dma_addr_t addr;
Michal Simek19dfc472012-09-13 20:23:34 +0000697
Michal Simek57b02692015-12-09 14:26:48 +0100698 if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) {
699 priv->rx_first_buf = priv->rxbd_current;
700 } else {
701 current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
702 current_bd->status = 0xF0000000; /* FIXME */
703 }
Michal Simek19dfc472012-09-13 20:23:34 +0000704
Michal Simek57b02692015-12-09 14:26:48 +0100705 if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
706 first_bd = &priv->rx_bd[priv->rx_first_buf];
707 first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
708 first_bd->status = 0xF0000000;
Michal Simek19dfc472012-09-13 20:23:34 +0000709 }
710
Ashok Reddy Soma47572532020-02-23 08:01:29 -0700711 /* Flush the cache for the packet as well */
712#if defined(CONFIG_PHYS_64BIT)
713 addr = (dma_addr_t)((current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK)
714 | ((dma_addr_t)current_bd->addr_hi << 32));
715#else
716 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
717#endif
718 flush_dcache_range(addr, addr + roundup(PKTSIZE_ALIGN,
719 ARCH_DMA_MINALIGN));
720 barrier();
721
Michal Simek57b02692015-12-09 14:26:48 +0100722 if ((++priv->rxbd_current) >= RX_BUF)
723 priv->rxbd_current = 0;
724
Michal Simek139f4102015-12-09 14:16:32 +0100725 return 0;
Michal Simek19dfc472012-09-13 20:23:34 +0000726}
727
Michal Simek250e05e2015-11-30 14:14:56 +0100728static void zynq_gem_halt(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000729{
Michal Simek250e05e2015-11-30 14:14:56 +0100730 struct zynq_gem_priv *priv = dev_get_priv(dev);
731 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek19dfc472012-09-13 20:23:34 +0000732
Michal Simekd9f2c112012-10-15 14:01:23 +0200733 clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
734 ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
Michal Simek19dfc472012-09-13 20:23:34 +0000735}
736
Michal Simek250e05e2015-11-30 14:14:56 +0100737static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
738 int devad, int reg)
Michal Simek19dfc472012-09-13 20:23:34 +0000739{
Michal Simek250e05e2015-11-30 14:14:56 +0100740 struct zynq_gem_priv *priv = bus->priv;
Michal Simek19dfc472012-09-13 20:23:34 +0000741 int ret;
Michal Simekd061bfd2018-06-14 09:08:44 +0200742 u16 val = 0;
Michal Simek19dfc472012-09-13 20:23:34 +0000743
Michal Simek250e05e2015-11-30 14:14:56 +0100744 ret = phyread(priv, addr, reg, &val);
745 debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
746 return val;
Michal Simek19dfc472012-09-13 20:23:34 +0000747}
748
Michal Simek250e05e2015-11-30 14:14:56 +0100749static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
750 int reg, u16 value)
Michal Simek19dfc472012-09-13 20:23:34 +0000751{
Michal Simek250e05e2015-11-30 14:14:56 +0100752 struct zynq_gem_priv *priv = bus->priv;
Michal Simek19dfc472012-09-13 20:23:34 +0000753
Michal Simek250e05e2015-11-30 14:14:56 +0100754 debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
755 return phywrite(priv, addr, reg, value);
Michal Simek19dfc472012-09-13 20:23:34 +0000756}
757
Michal Simekc86e7fc2021-12-06 16:25:20 +0100758static int zynq_gem_reset_init(struct udevice *dev)
759{
760 struct zynq_gem_priv *priv = dev_get_priv(dev);
761 int ret;
762
763 ret = reset_get_bulk(dev, &priv->resets);
764 if (ret == -ENOTSUPP || ret == -ENOENT)
765 return 0;
766 else if (ret)
767 return ret;
768
769 ret = reset_deassert_bulk(&priv->resets);
770 if (ret) {
771 reset_release_bulk(&priv->resets);
772 return ret;
773 }
774
775 return 0;
776}
777
T Karthik Reddy4a0e6b52022-03-30 11:07:58 +0200778static int gem_zynqmp_set_dynamic_config(struct udevice *dev)
779{
780 u32 pm_info[2];
781 int ret;
782
Algapally Santosh Sagarbf34dd42023-02-01 02:55:53 -0700783 if (IS_ENABLED(CONFIG_ARCH_ZYNQMP) && IS_ENABLED(CONFIG_ZYNQMP_FIRMWARE)) {
T Karthik Reddy4a0e6b52022-03-30 11:07:58 +0200784 if (!zynqmp_pm_is_function_supported(PM_IOCTL,
785 IOCTL_SET_GEM_CONFIG)) {
786 ret = ofnode_read_u32_array(dev_ofnode(dev),
787 "power-domains",
788 pm_info,
789 ARRAY_SIZE(pm_info));
790 if (ret) {
791 dev_err(dev,
792 "Failed to read power-domains info\n");
793 return ret;
794 }
795
796 ret = zynqmp_pm_set_gem_config(pm_info[1],
797 GEM_CONFIG_FIXED, 0);
798 if (ret)
799 return ret;
800
801 ret = zynqmp_pm_set_gem_config(pm_info[1],
802 GEM_CONFIG_SGMII_MODE,
803 1);
804 if (ret)
805 return ret;
806 }
807 }
808
809 return 0;
810}
811
Michal Simek250e05e2015-11-30 14:14:56 +0100812static int zynq_gem_probe(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000813{
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530814 void *bd_space;
Michal Simek250e05e2015-11-30 14:14:56 +0100815 struct zynq_gem_priv *priv = dev_get_priv(dev);
816 int ret;
Michal Simekc8142d42021-12-15 11:00:01 +0100817 struct phy phy;
818
819 if (priv->interface == PHY_INTERFACE_MODE_SGMII) {
820 ret = generic_phy_get_by_index(dev, 0, &phy);
821 if (!ret) {
822 ret = generic_phy_init(&phy);
823 if (ret)
824 return ret;
825 } else if (ret != -ENOENT) {
826 debug("could not get phy (err %d)\n", ret);
827 return ret;
828 }
829 }
Michal Simek19dfc472012-09-13 20:23:34 +0000830
Michal Simekc86e7fc2021-12-06 16:25:20 +0100831 ret = zynq_gem_reset_init(dev);
832 if (ret)
833 return ret;
834
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530835 /* Align rxbuffers to ARCH_DMA_MINALIGN */
836 priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
Michal Simekc8959f42018-06-13 15:20:35 +0200837 if (!priv->rxbuffers)
838 return -ENOMEM;
839
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530840 memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
T Karthik Reddy60bf2162020-01-15 02:15:13 -0700841 ulong addr = (ulong)priv->rxbuffers;
Stefan Theil0f407c92018-12-17 09:12:30 +0100842 flush_dcache_range(addr, addr + roundup(RX_BUF * PKTSIZE_ALIGN, ARCH_DMA_MINALIGN));
843 barrier();
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530844
Siva Durga Prasad Paladugu2b0690e2014-12-06 12:57:53 +0530845 /* Align bd_space to MMU_SECTION_SHIFT */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530846 bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
Michal Simek049c65b2020-02-06 14:36:46 +0100847 if (!bd_space) {
848 ret = -ENOMEM;
849 goto err1;
850 }
Michal Simekc8959f42018-06-13 15:20:35 +0200851
Michal Simek0afb6b22015-04-15 13:31:28 +0200852 mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
853 BD_SPACE, DCACHE_OFF);
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530854
855 /* Initialize the bd spaces for tx and rx bd's */
856 priv->tx_bd = (struct emac_bd *)bd_space;
Prabhakar Kushwaha1e9e6192015-10-25 13:18:54 +0530857 priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530858
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700859 ret = clk_get_by_name(dev, "tx_clk", &priv->tx_clk);
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +0530860 if (ret < 0) {
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700861 dev_err(dev, "failed to get tx_clock\n");
Michal Simek179f7d72021-02-11 19:03:30 +0100862 goto err2;
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +0530863 }
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +0530864
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700865 if (priv->clk_en_info & RXCLK_EN) {
866 ret = clk_get_by_name(dev, "rx_clk", &priv->rx_clk);
867 if (ret < 0) {
868 dev_err(dev, "failed to get rx_clock\n");
Michal Simek179f7d72021-02-11 19:03:30 +0100869 goto err2;
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700870 }
871 }
872
Venkatesh Yadav Abbarapu17544fc2023-06-19 09:19:22 +0530873 ret = clk_get_by_name(dev, "pclk", &priv->pclk);
874 if (ret < 0) {
875 dev_err(dev, "failed to get pclk clock\n");
876 goto err2;
877 }
878
Michal Simekb0017982022-03-30 11:07:53 +0200879 if (IS_ENABLED(CONFIG_DM_ETH_PHY))
880 priv->bus = eth_phy_get_mdio_bus(dev);
Michal Simek19dfc472012-09-13 20:23:34 +0000881
Michal Simekb0017982022-03-30 11:07:53 +0200882 if (!priv->bus) {
883 priv->bus = mdio_alloc();
884 priv->bus->read = zynq_gem_miiphy_read;
885 priv->bus->write = zynq_gem_miiphy_write;
886 priv->bus->priv = priv;
887
888 ret = mdio_register_seq(priv->bus, dev_seq(dev));
889 if (ret)
890 goto err2;
891 }
892
893 if (IS_ENABLED(CONFIG_DM_ETH_PHY))
894 eth_phy_set_mdio_bus(dev, priv->bus);
Michal Simek049c65b2020-02-06 14:36:46 +0100895
896 ret = zynq_phy_init(dev);
897 if (ret)
Michael Walle465437c2021-02-10 22:41:57 +0100898 goto err3;
Michal Simek049c65b2020-02-06 14:36:46 +0100899
Jonas Karlmana8715ff2023-08-31 22:16:38 +0000900 if (priv->interface == PHY_INTERFACE_MODE_SGMII &&
901 generic_phy_valid(&phy)) {
T Karthik Reddy4a0e6b52022-03-30 11:07:58 +0200902 if (IS_ENABLED(CONFIG_DM_ETH_PHY)) {
Michal Simek347d8252022-12-09 16:19:29 +0100903 if (device_is_compatible(dev, "cdns,zynqmp-gem") ||
904 device_is_compatible(dev, "xlnx,zynqmp-gem")) {
T Karthik Reddy4a0e6b52022-03-30 11:07:58 +0200905 ret = gem_zynqmp_set_dynamic_config(dev);
906 if (ret) {
907 dev_err
908 (dev,
909 "Failed to set gem dynamic config\n");
910 return ret;
911 }
912 }
913 }
Michal Simekc8142d42021-12-15 11:00:01 +0100914 ret = generic_phy_power_on(&phy);
915 if (ret)
916 return ret;
917 }
918
T Karthik Reddy297521e2022-03-30 11:07:55 +0200919 printf("\nZYNQ GEM: %lx, mdio bus %lx, phyaddr %d, interface %s\n",
920 (ulong)priv->iobase, (ulong)priv->mdiobase, priv->phydev->addr,
921 phy_string_for_interface(priv->interface));
922
Michal Simek049c65b2020-02-06 14:36:46 +0100923 return ret;
Michal Simek19dfc472012-09-13 20:23:34 +0000924
Michael Walle465437c2021-02-10 22:41:57 +0100925err3:
926 mdio_unregister(priv->bus);
Michal Simek049c65b2020-02-06 14:36:46 +0100927err2:
Michal Simek049c65b2020-02-06 14:36:46 +0100928 free(priv->tx_bd);
Michal Simek179f7d72021-02-11 19:03:30 +0100929err1:
930 free(priv->rxbuffers);
Michal Simek049c65b2020-02-06 14:36:46 +0100931 return ret;
Michal Simek250e05e2015-11-30 14:14:56 +0100932}
Michal Simek19dfc472012-09-13 20:23:34 +0000933
Michal Simek250e05e2015-11-30 14:14:56 +0100934static int zynq_gem_remove(struct udevice *dev)
935{
936 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek19dfc472012-09-13 20:23:34 +0000937
Michal Simek250e05e2015-11-30 14:14:56 +0100938 free(priv->phydev);
939 mdio_unregister(priv->bus);
940 mdio_free(priv->bus);
Michal Simek19dfc472012-09-13 20:23:34 +0000941
Michal Simek250e05e2015-11-30 14:14:56 +0100942 return 0;
943}
944
945static const struct eth_ops zynq_gem_ops = {
946 .start = zynq_gem_init,
947 .send = zynq_gem_send,
948 .recv = zynq_gem_recv,
Michal Simek57b02692015-12-09 14:26:48 +0100949 .free_pkt = zynq_gem_free_pkt,
Michal Simek250e05e2015-11-30 14:14:56 +0100950 .stop = zynq_gem_halt,
951 .write_hwaddr = zynq_gem_setup_mac,
952};
Michal Simeke9ecc1c2015-11-30 13:58:36 +0100953
Simon Glassaad29ae2020-12-03 16:55:21 -0700954static int zynq_gem_of_to_plat(struct udevice *dev)
Michal Simek250e05e2015-11-30 14:14:56 +0100955{
Simon Glassfa20e932020-12-03 16:55:20 -0700956 struct eth_pdata *pdata = dev_get_plat(dev);
Michal Simek250e05e2015-11-30 14:14:56 +0100957 struct zynq_gem_priv *priv = dev_get_priv(dev);
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530958 struct ofnode_phandle_args phandle_args;
Michal Simek250e05e2015-11-30 14:14:56 +0100959
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530960 pdata->iobase = (phys_addr_t)dev_read_addr(dev);
Michal Simek250e05e2015-11-30 14:14:56 +0100961 priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
Michal Simek55ee1862016-05-30 10:43:11 +0200962 priv->mdiobase = priv->iobase;
Michal Simek250e05e2015-11-30 14:14:56 +0100963 /* Hardcode for now */
Michal Simekc6aa4132015-12-09 09:29:12 +0100964 priv->phyaddr = -1;
Michal Simek250e05e2015-11-30 14:14:56 +0100965
Michal Simek81145382018-09-20 09:42:27 +0200966 if (!dev_read_phandle_with_args(dev, "phy-handle", NULL, 0, 0,
967 &phandle_args)) {
Michal Simek8ec90662016-05-30 10:43:11 +0200968 fdt_addr_t addr;
969 ofnode parent;
970
Michal Simek81145382018-09-20 09:42:27 +0200971 debug("phy-handle does exist %s\n", dev->name);
Michal Simekb0017982022-03-30 11:07:53 +0200972 if (!(IS_ENABLED(CONFIG_DM_ETH_PHY)))
973 priv->phyaddr = ofnode_read_u32_default
974 (phandle_args.node, "reg", -1);
975
Michal Simek81145382018-09-20 09:42:27 +0200976 priv->phy_of_node = phandle_args.node;
977 priv->max_speed = ofnode_read_u32_default(phandle_args.node,
978 "max-speed",
979 SPEED_1000);
Michal Simek8ec90662016-05-30 10:43:11 +0200980
981 parent = ofnode_get_parent(phandle_args.node);
Michal Simekeac3c672021-12-06 14:53:17 +0100982 if (ofnode_name_eq(parent, "mdio"))
983 parent = ofnode_get_parent(parent);
984
Michal Simek8ec90662016-05-30 10:43:11 +0200985 addr = ofnode_get_addr(parent);
986 if (addr != FDT_ADDR_T_NONE) {
987 debug("MDIO bus not found %s\n", dev->name);
988 priv->mdiobase = (struct zynq_gem_regs *)addr;
989 }
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530990 }
Michal Simek250e05e2015-11-30 14:14:56 +0100991
Marek BehĂșnbc194772022-04-07 00:33:01 +0200992 pdata->phy_interface = dev_read_phy_mode(dev);
Marek BehĂșn48631e42022-04-07 00:33:03 +0200993 if (pdata->phy_interface == PHY_INTERFACE_MODE_NA)
Michal Simek3c4ce3c2015-11-30 14:17:50 +0100994 return -EINVAL;
Michal Simek3c4ce3c2015-11-30 14:17:50 +0100995 priv->interface = pdata->phy_interface;
996
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530997 priv->int_pcs = dev_read_bool(dev, "is-internal-pcspma");
Siva Durga Prasad Paladugu134cfa62017-11-23 12:56:55 +0530998
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700999 priv->clk_en_info = dev_get_driver_data(dev);
1000
Michal Simek250e05e2015-11-30 14:14:56 +01001001 return 0;
Michal Simek19dfc472012-09-13 20:23:34 +00001002}
Michal Simek250e05e2015-11-30 14:14:56 +01001003
1004static const struct udevice_id zynq_gem_ids[] = {
Michal Simek347d8252022-12-09 16:19:29 +01001005 { .compatible = "xlnx,versal-gem", .data = RXCLK_EN },
T Karthik Reddy68cd67d2021-02-03 03:10:48 -07001006 { .compatible = "cdns,versal-gem", .data = RXCLK_EN },
Michal Simek347d8252022-12-09 16:19:29 +01001007 { .compatible = "xlnx,zynqmp-gem" },
Michal Simek250e05e2015-11-30 14:14:56 +01001008 { .compatible = "cdns,zynqmp-gem" },
Michal Simek347d8252022-12-09 16:19:29 +01001009 { .compatible = "xlnx,zynq-gem" },
Michal Simek250e05e2015-11-30 14:14:56 +01001010 { .compatible = "cdns,zynq-gem" },
1011 { .compatible = "cdns,gem" },
1012 { }
1013};
1014
1015U_BOOT_DRIVER(zynq_gem) = {
1016 .name = "zynq_gem",
1017 .id = UCLASS_ETH,
1018 .of_match = zynq_gem_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -07001019 .of_to_plat = zynq_gem_of_to_plat,
Michal Simek250e05e2015-11-30 14:14:56 +01001020 .probe = zynq_gem_probe,
1021 .remove = zynq_gem_remove,
1022 .ops = &zynq_gem_ops,
Simon Glass8a2b47f2020-12-03 16:55:17 -07001023 .priv_auto = sizeof(struct zynq_gem_priv),
Simon Glass71fa5b42020-12-03 16:55:18 -07001024 .plat_auto = sizeof(struct eth_pdata),
Michal Simek250e05e2015-11-30 14:14:56 +01001025};