Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2011 Michal Simek |
| 4 | * |
| 5 | * Michal SIMEK <monstr@monstr.eu> |
| 6 | * |
| 7 | * Based on Xilinx gmac driver: |
| 8 | * (C) Copyright 2011 Xilinx |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 9 | */ |
| 10 | |
Siva Durga Prasad Paladugu | baa2035 | 2016-11-15 16:15:42 +0530 | [diff] [blame] | 11 | #include <clk.h> |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 12 | #include <common.h> |
Simon Glass | 6333448 | 2019-11-14 12:57:39 -0700 | [diff] [blame] | 13 | #include <cpu_func.h> |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 14 | #include <dm.h> |
Michal Simek | c8142d4 | 2021-12-15 11:00:01 +0100 | [diff] [blame] | 15 | #include <generic-phy.h> |
Simon Glass | 0f2af88 | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 16 | #include <log.h> |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 17 | #include <net.h> |
Michal Simek | b055f67 | 2014-04-25 14:17:38 +0200 | [diff] [blame] | 18 | #include <netdev.h> |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 19 | #include <config.h> |
Michal Simek | d9cfa97 | 2015-09-24 20:13:45 +0200 | [diff] [blame] | 20 | #include <console.h> |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 21 | #include <malloc.h> |
Simon Glass | 274e0b0 | 2020-05-10 11:39:56 -0600 | [diff] [blame] | 22 | #include <asm/cache.h> |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 23 | #include <asm/io.h> |
| 24 | #include <phy.h> |
Michal Simek | c86e7fc | 2021-12-06 16:25:20 +0100 | [diff] [blame] | 25 | #include <reset.h> |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 26 | #include <miiphy.h> |
Mateusz Kulikowski | 93597d7 | 2016-01-23 11:54:33 +0100 | [diff] [blame] | 27 | #include <wait_bit.h> |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 28 | #include <watchdog.h> |
Siva Durga Prasad Paladugu | 2b0690e | 2014-12-06 12:57:53 +0530 | [diff] [blame] | 29 | #include <asm/system.h> |
David Andrey | 73875dc | 2013-04-05 17:24:24 +0200 | [diff] [blame] | 30 | #include <asm/arch/hardware.h> |
Michal Simek | d9f2c11 | 2012-10-15 14:01:23 +0200 | [diff] [blame] | 31 | #include <asm/arch/sys_proto.h> |
Simon Glass | 9bc1564 | 2020-02-03 07:36:16 -0700 | [diff] [blame] | 32 | #include <dm/device_compat.h> |
Simon Glass | 4dcacfc | 2020-05-10 11:40:13 -0600 | [diff] [blame] | 33 | #include <linux/bitops.h> |
Simon Glass | d66c5f7 | 2020-02-03 07:36:15 -0700 | [diff] [blame] | 34 | #include <linux/err.h> |
Masahiro Yamada | 64e4f7f | 2016-09-21 11:28:57 +0900 | [diff] [blame] | 35 | #include <linux/errno.h> |
Michal Simek | b001798 | 2022-03-30 11:07:53 +0200 | [diff] [blame] | 36 | #include <eth_phy.h> |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 37 | |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 38 | /* Bit/mask specification */ |
| 39 | #define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */ |
| 40 | #define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */ |
| 41 | #define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */ |
| 42 | #define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */ |
| 43 | #define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */ |
| 44 | |
| 45 | #define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */ |
| 46 | #define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */ |
| 47 | #define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */ |
| 48 | |
| 49 | #define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */ |
| 50 | #define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */ |
| 51 | #define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */ |
| 52 | |
| 53 | /* Wrap bit, last descriptor */ |
| 54 | #define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000 |
| 55 | #define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */ |
Michal Simek | 1dc446e | 2015-08-17 09:58:54 +0200 | [diff] [blame] | 56 | #define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */ |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 57 | |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 58 | #define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */ |
| 59 | #define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */ |
| 60 | #define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */ |
| 61 | #define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */ |
| 62 | |
Siva Durga Prasad Paladugu | 7e7fcc3 | 2016-05-16 15:31:37 +0530 | [diff] [blame] | 63 | #define ZYNQ_GEM_NWCFG_SPEED100 0x00000001 /* 100 Mbps operation */ |
| 64 | #define ZYNQ_GEM_NWCFG_SPEED1000 0x00000400 /* 1Gbps operation */ |
| 65 | #define ZYNQ_GEM_NWCFG_FDEN 0x00000002 /* Full Duplex mode */ |
| 66 | #define ZYNQ_GEM_NWCFG_FSREM 0x00020000 /* FCS removal */ |
Siva Durga Prasad Paladugu | f6c2d20 | 2016-05-16 15:31:38 +0530 | [diff] [blame] | 67 | #define ZYNQ_GEM_NWCFG_SGMII_ENBL 0x08000000 /* SGMII Enable */ |
Siva Durga Prasad Paladugu | 7e7fcc3 | 2016-05-16 15:31:37 +0530 | [diff] [blame] | 68 | #define ZYNQ_GEM_NWCFG_PCS_SEL 0x00000800 /* PCS select */ |
Michal Simek | 780c535 | 2015-09-08 17:20:01 +0200 | [diff] [blame] | 69 | #ifdef CONFIG_ARM64 |
Siva Durga Prasad Paladugu | 7e7fcc3 | 2016-05-16 15:31:37 +0530 | [diff] [blame] | 70 | #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x00100000 /* Div pclk by 64, max 160MHz */ |
Michal Simek | 780c535 | 2015-09-08 17:20:01 +0200 | [diff] [blame] | 71 | #else |
Siva Durga Prasad Paladugu | 7e7fcc3 | 2016-05-16 15:31:37 +0530 | [diff] [blame] | 72 | #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000c0000 /* Div pclk by 48, max 120MHz */ |
Michal Simek | 780c535 | 2015-09-08 17:20:01 +0200 | [diff] [blame] | 73 | #endif |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 74 | |
Siva Durga Prasad Paladugu | 71245a4 | 2014-07-08 15:31:03 +0530 | [diff] [blame] | 75 | #ifdef CONFIG_ARM64 |
| 76 | # define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */ |
| 77 | #else |
| 78 | # define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */ |
| 79 | #endif |
| 80 | |
| 81 | #define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \ |
| 82 | ZYNQ_GEM_NWCFG_FDEN | \ |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 83 | ZYNQ_GEM_NWCFG_FSREM | \ |
| 84 | ZYNQ_GEM_NWCFG_MDCCLKDIV) |
| 85 | |
| 86 | #define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */ |
| 87 | |
| 88 | #define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */ |
| 89 | /* Use full configured addressable space (8 Kb) */ |
| 90 | #define ZYNQ_GEM_DMACR_RXSIZE 0x00000300 |
| 91 | /* Use full configured addressable space (4 Kb) */ |
| 92 | #define ZYNQ_GEM_DMACR_TXSIZE 0x00000400 |
| 93 | /* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */ |
| 94 | #define ZYNQ_GEM_DMACR_RXBUF 0x00180000 |
| 95 | |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 96 | #if defined(CONFIG_PHYS_64BIT) |
| 97 | # define ZYNQ_GEM_DMA_BUS_WIDTH BIT(30) /* 64 bit bus */ |
| 98 | #else |
| 99 | # define ZYNQ_GEM_DMA_BUS_WIDTH (0 << 30) /* 32 bit bus */ |
| 100 | #endif |
| 101 | |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 102 | #define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \ |
| 103 | ZYNQ_GEM_DMACR_RXSIZE | \ |
| 104 | ZYNQ_GEM_DMACR_TXSIZE | \ |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 105 | ZYNQ_GEM_DMACR_RXBUF | \ |
| 106 | ZYNQ_GEM_DMA_BUS_WIDTH) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 107 | |
Michal Simek | 975ae35 | 2015-08-17 09:57:46 +0200 | [diff] [blame] | 108 | #define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */ |
| 109 | |
Siva Durga Prasad Paladugu | 4546700 | 2016-03-25 12:53:44 +0530 | [diff] [blame] | 110 | #define ZYNQ_GEM_PCS_CTL_ANEG_ENBL 0x1000 |
| 111 | |
Siva Durga Prasad Paladugu | b7b3637 | 2018-11-26 16:27:39 +0530 | [diff] [blame] | 112 | #define ZYNQ_GEM_DCFG_DBG6_DMA_64B BIT(23) |
| 113 | |
Ashok Reddy Soma | 0625046 | 2021-11-18 13:05:24 +0100 | [diff] [blame] | 114 | #define MDIO_IDLE_TIMEOUT_MS 100 |
| 115 | |
Michal Simek | ab72cb4 | 2013-04-22 14:41:09 +0200 | [diff] [blame] | 116 | /* Use MII register 1 (MII status register) to detect PHY */ |
| 117 | #define PHY_DETECT_REG 1 |
| 118 | |
| 119 | /* Mask used to verify certain PHY features (or register contents) |
| 120 | * in the register above: |
| 121 | * 0x1000: 10Mbps full duplex support |
| 122 | * 0x0800: 10Mbps half duplex support |
| 123 | * 0x0008: Auto-negotiation support |
| 124 | */ |
| 125 | #define PHY_DETECT_MASK 0x1808 |
| 126 | |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 127 | /* TX BD status masks */ |
| 128 | #define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff |
| 129 | #define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000 |
| 130 | #define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000 |
| 131 | |
Soren Brinkmann | 4dded98 | 2013-11-21 13:39:01 -0800 | [diff] [blame] | 132 | /* Clock frequencies for different speeds */ |
| 133 | #define ZYNQ_GEM_FREQUENCY_10 2500000UL |
| 134 | #define ZYNQ_GEM_FREQUENCY_100 25000000UL |
| 135 | #define ZYNQ_GEM_FREQUENCY_1000 125000000UL |
| 136 | |
T Karthik Reddy | 68cd67d | 2021-02-03 03:10:48 -0700 | [diff] [blame] | 137 | #define RXCLK_EN BIT(0) |
| 138 | |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 139 | /* Device registers */ |
| 140 | struct zynq_gem_regs { |
Michal Simek | 74a86e8 | 2015-10-05 11:49:43 +0200 | [diff] [blame] | 141 | u32 nwctrl; /* 0x0 - Network Control reg */ |
| 142 | u32 nwcfg; /* 0x4 - Network Config reg */ |
| 143 | u32 nwsr; /* 0x8 - Network Status reg */ |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 144 | u32 reserved1; |
Michal Simek | 74a86e8 | 2015-10-05 11:49:43 +0200 | [diff] [blame] | 145 | u32 dmacr; /* 0x10 - DMA Control reg */ |
| 146 | u32 txsr; /* 0x14 - TX Status reg */ |
| 147 | u32 rxqbase; /* 0x18 - RX Q Base address reg */ |
| 148 | u32 txqbase; /* 0x1c - TX Q Base address reg */ |
| 149 | u32 rxsr; /* 0x20 - RX Status reg */ |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 150 | u32 reserved2[2]; |
Michal Simek | 74a86e8 | 2015-10-05 11:49:43 +0200 | [diff] [blame] | 151 | u32 idr; /* 0x2c - Interrupt Disable reg */ |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 152 | u32 reserved3; |
Michal Simek | 74a86e8 | 2015-10-05 11:49:43 +0200 | [diff] [blame] | 153 | u32 phymntnc; /* 0x34 - Phy Maintaince reg */ |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 154 | u32 reserved4[18]; |
Michal Simek | 74a86e8 | 2015-10-05 11:49:43 +0200 | [diff] [blame] | 155 | u32 hashl; /* 0x80 - Hash Low address reg */ |
| 156 | u32 hashh; /* 0x84 - Hash High address reg */ |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 157 | #define LADDR_LOW 0 |
| 158 | #define LADDR_HIGH 1 |
Michal Simek | 74a86e8 | 2015-10-05 11:49:43 +0200 | [diff] [blame] | 159 | u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */ |
| 160 | u32 match[4]; /* 0xa8 - Type ID1 Match reg */ |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 161 | u32 reserved6[18]; |
Michal Simek | ff5dbef | 2015-10-05 12:49:48 +0200 | [diff] [blame] | 162 | #define STAT_SIZE 44 |
| 163 | u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */ |
Siva Durga Prasad Paladugu | 4546700 | 2016-03-25 12:53:44 +0530 | [diff] [blame] | 164 | u32 reserved9[20]; |
| 165 | u32 pcscntrl; |
Siva Durga Prasad Paladugu | b7b3637 | 2018-11-26 16:27:39 +0530 | [diff] [blame] | 166 | u32 rserved12[36]; |
| 167 | u32 dcfg6; /* 0x294 Design config reg6 */ |
| 168 | u32 reserved7[106]; |
Edgar E. Iglesias | 2304511 | 2015-09-25 23:50:07 -0700 | [diff] [blame] | 169 | u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */ |
| 170 | u32 reserved8[15]; |
| 171 | u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */ |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 172 | u32 reserved10[17]; |
| 173 | u32 upper_txqbase; /* 0x4C8 - Upper tx_q base addr */ |
| 174 | u32 reserved11[2]; |
| 175 | u32 upper_rxqbase; /* 0x4D4 - Upper rx_q base addr */ |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 176 | }; |
| 177 | |
| 178 | /* BD descriptors */ |
| 179 | struct emac_bd { |
| 180 | u32 addr; /* Next descriptor pointer */ |
| 181 | u32 status; |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 182 | #if defined(CONFIG_PHYS_64BIT) |
| 183 | u32 addr_hi; |
| 184 | u32 reserved; |
| 185 | #endif |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 186 | }; |
| 187 | |
Michal Simek | c40c93e | 2019-05-22 14:12:20 +0200 | [diff] [blame] | 188 | /* Reduce amount of BUFs if you have limited amount of memory */ |
Siva Durga Prasad Paladugu | 55931cf | 2015-04-15 12:15:01 +0530 | [diff] [blame] | 189 | #define RX_BUF 32 |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 190 | /* Page table entries are set to 1MB, or multiples of 1MB |
| 191 | * (not < 1MB). driver uses less bd's so use 1MB bdspace. |
| 192 | */ |
| 193 | #define BD_SPACE 0x100000 |
| 194 | /* BD separation space */ |
Michal Simek | c6eb0bc | 2015-08-17 09:45:53 +0200 | [diff] [blame] | 195 | #define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd)) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 196 | |
Edgar E. Iglesias | 2304511 | 2015-09-25 23:50:07 -0700 | [diff] [blame] | 197 | /* Setup the first free TX descriptor */ |
| 198 | #define TX_FREE_DESC 2 |
| 199 | |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 200 | /* Initialized, rxbd_current, rx_first_buf must be 0 after init */ |
| 201 | struct zynq_gem_priv { |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 202 | struct emac_bd *tx_bd; |
| 203 | struct emac_bd *rx_bd; |
| 204 | char *rxbuffers; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 205 | u32 rxbd_current; |
| 206 | u32 rx_first_buf; |
| 207 | int phyaddr; |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 208 | int init; |
Michal Simek | 1a63ee2 | 2015-11-30 10:24:15 +0100 | [diff] [blame] | 209 | struct zynq_gem_regs *iobase; |
Michal Simek | 55ee186 | 2016-05-30 10:43:11 +0200 | [diff] [blame] | 210 | struct zynq_gem_regs *mdiobase; |
Michal Simek | 492de0f | 2015-10-07 16:42:56 +0200 | [diff] [blame] | 211 | phy_interface_t interface; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 212 | struct phy_device *phydev; |
Siva Durga Prasad Paladugu | 34a48e5 | 2018-07-16 18:25:45 +0530 | [diff] [blame] | 213 | ofnode phy_of_node; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 214 | struct mii_dev *bus; |
T Karthik Reddy | 68cd67d | 2021-02-03 03:10:48 -0700 | [diff] [blame] | 215 | struct clk rx_clk; |
| 216 | struct clk tx_clk; |
Siva Durga Prasad Paladugu | 0703cc5 | 2018-04-12 12:22:17 +0200 | [diff] [blame] | 217 | u32 max_speed; |
Siva Durga Prasad Paladugu | 134cfa6 | 2017-11-23 12:56:55 +0530 | [diff] [blame] | 218 | bool int_pcs; |
Siva Durga Prasad Paladugu | b7b3637 | 2018-11-26 16:27:39 +0530 | [diff] [blame] | 219 | bool dma_64bit; |
T Karthik Reddy | 68cd67d | 2021-02-03 03:10:48 -0700 | [diff] [blame] | 220 | u32 clk_en_info; |
Michal Simek | c86e7fc | 2021-12-06 16:25:20 +0100 | [diff] [blame] | 221 | struct reset_ctl_bulk resets; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 222 | }; |
| 223 | |
Michal Simek | 70551ca | 2018-06-13 10:00:30 +0200 | [diff] [blame] | 224 | static int phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum, |
Michal Simek | 1a63ee2 | 2015-11-30 10:24:15 +0100 | [diff] [blame] | 225 | u32 op, u16 *data) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 226 | { |
| 227 | u32 mgtcr; |
Michal Simek | 55ee186 | 2016-05-30 10:43:11 +0200 | [diff] [blame] | 228 | struct zynq_gem_regs *regs = priv->mdiobase; |
Michal Simek | e670965 | 2016-12-12 09:47:26 +0100 | [diff] [blame] | 229 | int err; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 230 | |
Álvaro Fernández Rojas | 918de03 | 2018-01-23 17:14:55 +0100 | [diff] [blame] | 231 | err = wait_for_bit_le32(®s->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK, |
Ashok Reddy Soma | 0625046 | 2021-11-18 13:05:24 +0100 | [diff] [blame] | 232 | true, MDIO_IDLE_TIMEOUT_MS, false); |
Michal Simek | e670965 | 2016-12-12 09:47:26 +0100 | [diff] [blame] | 233 | if (err) |
| 234 | return err; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 235 | |
| 236 | /* Construct mgtcr mask for the operation */ |
| 237 | mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op | |
| 238 | (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) | |
| 239 | (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data; |
| 240 | |
| 241 | /* Write mgtcr and wait for completion */ |
| 242 | writel(mgtcr, ®s->phymntnc); |
| 243 | |
Álvaro Fernández Rojas | 918de03 | 2018-01-23 17:14:55 +0100 | [diff] [blame] | 244 | err = wait_for_bit_le32(®s->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK, |
Ashok Reddy Soma | 0625046 | 2021-11-18 13:05:24 +0100 | [diff] [blame] | 245 | true, MDIO_IDLE_TIMEOUT_MS, false); |
Michal Simek | e670965 | 2016-12-12 09:47:26 +0100 | [diff] [blame] | 246 | if (err) |
| 247 | return err; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 248 | |
| 249 | if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK) |
| 250 | *data = readl(®s->phymntnc); |
| 251 | |
| 252 | return 0; |
| 253 | } |
| 254 | |
Michal Simek | 70551ca | 2018-06-13 10:00:30 +0200 | [diff] [blame] | 255 | static int phyread(struct zynq_gem_priv *priv, u32 phy_addr, |
Michal Simek | 1a63ee2 | 2015-11-30 10:24:15 +0100 | [diff] [blame] | 256 | u32 regnum, u16 *val) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 257 | { |
Michal Simek | 70551ca | 2018-06-13 10:00:30 +0200 | [diff] [blame] | 258 | int ret; |
Michal Simek | c919c2c | 2015-10-07 16:34:51 +0200 | [diff] [blame] | 259 | |
Michal Simek | 1a63ee2 | 2015-11-30 10:24:15 +0100 | [diff] [blame] | 260 | ret = phy_setup_op(priv, phy_addr, regnum, |
| 261 | ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val); |
Michal Simek | c919c2c | 2015-10-07 16:34:51 +0200 | [diff] [blame] | 262 | |
| 263 | if (!ret) |
| 264 | debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__, |
| 265 | phy_addr, regnum, *val); |
| 266 | |
| 267 | return ret; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 268 | } |
| 269 | |
Michal Simek | 70551ca | 2018-06-13 10:00:30 +0200 | [diff] [blame] | 270 | static int phywrite(struct zynq_gem_priv *priv, u32 phy_addr, |
Michal Simek | 1a63ee2 | 2015-11-30 10:24:15 +0100 | [diff] [blame] | 271 | u32 regnum, u16 data) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 272 | { |
Michal Simek | c919c2c | 2015-10-07 16:34:51 +0200 | [diff] [blame] | 273 | debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr, |
| 274 | regnum, data); |
| 275 | |
Michal Simek | 1a63ee2 | 2015-11-30 10:24:15 +0100 | [diff] [blame] | 276 | return phy_setup_op(priv, phy_addr, regnum, |
| 277 | ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 278 | } |
| 279 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 280 | static int zynq_gem_setup_mac(struct udevice *dev) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 281 | { |
| 282 | u32 i, macaddrlow, macaddrhigh; |
Simon Glass | fa20e93 | 2020-12-03 16:55:20 -0700 | [diff] [blame] | 283 | struct eth_pdata *pdata = dev_get_plat(dev); |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 284 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
| 285 | struct zynq_gem_regs *regs = priv->iobase; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 286 | |
| 287 | /* Set the MAC bits [31:0] in BOT */ |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 288 | macaddrlow = pdata->enetaddr[0]; |
| 289 | macaddrlow |= pdata->enetaddr[1] << 8; |
| 290 | macaddrlow |= pdata->enetaddr[2] << 16; |
| 291 | macaddrlow |= pdata->enetaddr[3] << 24; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 292 | |
| 293 | /* Set MAC bits [47:32] in TOP */ |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 294 | macaddrhigh = pdata->enetaddr[4]; |
| 295 | macaddrhigh |= pdata->enetaddr[5] << 8; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 296 | |
| 297 | for (i = 0; i < 4; i++) { |
| 298 | writel(0, ®s->laddr[i][LADDR_LOW]); |
| 299 | writel(0, ®s->laddr[i][LADDR_HIGH]); |
| 300 | /* Do not use MATCHx register */ |
| 301 | writel(0, ®s->match[i]); |
| 302 | } |
| 303 | |
| 304 | writel(macaddrlow, ®s->laddr[0][LADDR_LOW]); |
| 305 | writel(macaddrhigh, ®s->laddr[0][LADDR_HIGH]); |
| 306 | |
| 307 | return 0; |
| 308 | } |
| 309 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 310 | static int zynq_phy_init(struct udevice *dev) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 311 | { |
Michal Simek | 75fbb69 | 2015-11-30 13:38:32 +0100 | [diff] [blame] | 312 | int ret; |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 313 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
Michal Simek | 55ee186 | 2016-05-30 10:43:11 +0200 | [diff] [blame] | 314 | struct zynq_gem_regs *regs_mdio = priv->mdiobase; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 315 | const u32 supported = SUPPORTED_10baseT_Half | |
| 316 | SUPPORTED_10baseT_Full | |
| 317 | SUPPORTED_100baseT_Half | |
| 318 | SUPPORTED_100baseT_Full | |
| 319 | SUPPORTED_1000baseT_Half | |
| 320 | SUPPORTED_1000baseT_Full; |
| 321 | |
Michal Simek | e9ecc1c | 2015-11-30 13:58:36 +0100 | [diff] [blame] | 322 | /* Enable only MDIO bus */ |
Michal Simek | 55ee186 | 2016-05-30 10:43:11 +0200 | [diff] [blame] | 323 | writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, ®s_mdio->nwctrl); |
Michal Simek | e9ecc1c | 2015-11-30 13:58:36 +0100 | [diff] [blame] | 324 | |
Michal Simek | b001798 | 2022-03-30 11:07:53 +0200 | [diff] [blame] | 325 | if (IS_ENABLED(CONFIG_DM_ETH_PHY)) |
| 326 | priv->phyaddr = eth_phy_get_addr(dev); |
| 327 | |
Michal Simek | 7cd7ea6 | 2015-11-30 13:54:43 +0100 | [diff] [blame] | 328 | priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev, |
| 329 | priv->interface); |
Michal Simek | 2c68e08 | 2015-11-30 14:03:37 +0100 | [diff] [blame] | 330 | if (!priv->phydev) |
| 331 | return -ENODEV; |
Michal Simek | 7cd7ea6 | 2015-11-30 13:54:43 +0100 | [diff] [blame] | 332 | |
Siva Durga Prasad Paladugu | 0703cc5 | 2018-04-12 12:22:17 +0200 | [diff] [blame] | 333 | if (priv->max_speed) { |
| 334 | ret = phy_set_supported(priv->phydev, priv->max_speed); |
| 335 | if (ret) |
| 336 | return ret; |
| 337 | } |
| 338 | |
Siva Durga Prasad Paladugu | 1220350 | 2019-03-27 17:39:59 +0530 | [diff] [blame] | 339 | priv->phydev->supported &= supported | ADVERTISED_Pause | |
| 340 | ADVERTISED_Asym_Pause; |
| 341 | |
Michal Simek | 7cd7ea6 | 2015-11-30 13:54:43 +0100 | [diff] [blame] | 342 | priv->phydev->advertising = priv->phydev->supported; |
Ashok Reddy Soma | bea12f4 | 2022-01-14 13:08:07 +0100 | [diff] [blame] | 343 | if (!ofnode_valid(priv->phydev->node)) |
| 344 | priv->phydev->node = priv->phy_of_node; |
Dan Murphy | a582871 | 2016-05-02 15:45:57 -0500 | [diff] [blame] | 345 | |
Michal Simek | 24ce232 | 2016-05-18 14:37:23 +0200 | [diff] [blame] | 346 | return phy_config(priv->phydev); |
Michal Simek | 7cd7ea6 | 2015-11-30 13:54:43 +0100 | [diff] [blame] | 347 | } |
| 348 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 349 | static int zynq_gem_init(struct udevice *dev) |
Michal Simek | 7cd7ea6 | 2015-11-30 13:54:43 +0100 | [diff] [blame] | 350 | { |
Siva Durga Prasad Paladugu | 65d3f3a | 2016-02-05 13:22:11 +0530 | [diff] [blame] | 351 | u32 i, nwconfig; |
Michal Simek | dbc0cfc | 2016-05-18 12:37:22 +0200 | [diff] [blame] | 352 | int ret; |
Michal Simek | 7cd7ea6 | 2015-11-30 13:54:43 +0100 | [diff] [blame] | 353 | unsigned long clk_rate = 0; |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 354 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
| 355 | struct zynq_gem_regs *regs = priv->iobase; |
Michal Simek | 55ee186 | 2016-05-30 10:43:11 +0200 | [diff] [blame] | 356 | struct zynq_gem_regs *regs_mdio = priv->mdiobase; |
Michal Simek | 7cd7ea6 | 2015-11-30 13:54:43 +0100 | [diff] [blame] | 357 | struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC]; |
| 358 | struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2]; |
| 359 | |
Siva Durga Prasad Paladugu | b7b3637 | 2018-11-26 16:27:39 +0530 | [diff] [blame] | 360 | if (readl(®s->dcfg6) & ZYNQ_GEM_DCFG_DBG6_DMA_64B) |
| 361 | priv->dma_64bit = true; |
| 362 | else |
| 363 | priv->dma_64bit = false; |
| 364 | |
| 365 | #if defined(CONFIG_PHYS_64BIT) |
| 366 | if (!priv->dma_64bit) { |
| 367 | printf("ERR: %s: Using 64-bit DMA but HW doesn't support it\n", |
| 368 | __func__); |
| 369 | return -EINVAL; |
| 370 | } |
| 371 | #else |
| 372 | if (priv->dma_64bit) |
| 373 | debug("WARN: %s: Not using 64-bit dma even HW supports it\n", |
| 374 | __func__); |
| 375 | #endif |
| 376 | |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 377 | if (!priv->init) { |
| 378 | /* Disable all interrupts */ |
| 379 | writel(0xFFFFFFFF, ®s->idr); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 380 | |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 381 | /* Disable the receiver & transmitter */ |
| 382 | writel(0, ®s->nwctrl); |
| 383 | writel(0, ®s->txsr); |
| 384 | writel(0, ®s->rxsr); |
| 385 | writel(0, ®s->phymntnc); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 386 | |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 387 | /* Clear the Hash registers for the mac address |
| 388 | * pointed by AddressPtr |
| 389 | */ |
| 390 | writel(0x0, ®s->hashl); |
| 391 | /* Write bits [63:32] in TOP */ |
| 392 | writel(0x0, ®s->hashh); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 393 | |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 394 | /* Clear all counters */ |
Michal Simek | ff5dbef | 2015-10-05 12:49:48 +0200 | [diff] [blame] | 395 | for (i = 0; i < STAT_SIZE; i++) |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 396 | readl(®s->stat[i]); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 397 | |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 398 | /* Setup RxBD space */ |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 399 | memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd)); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 400 | |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 401 | for (i = 0; i < RX_BUF; i++) { |
| 402 | priv->rx_bd[i].status = 0xF0000000; |
| 403 | priv->rx_bd[i].addr = |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 404 | (lower_32_bits((ulong)(priv->rxbuffers) |
| 405 | + (i * PKTSIZE_ALIGN))); |
| 406 | #if defined(CONFIG_PHYS_64BIT) |
| 407 | priv->rx_bd[i].addr_hi = |
| 408 | (upper_32_bits((ulong)(priv->rxbuffers) |
| 409 | + (i * PKTSIZE_ALIGN))); |
| 410 | #endif |
| 411 | } |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 412 | /* WRAP bit to last BD */ |
| 413 | priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK; |
| 414 | /* Write RxBDs to IP */ |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 415 | writel(lower_32_bits((ulong)priv->rx_bd), ®s->rxqbase); |
| 416 | #if defined(CONFIG_PHYS_64BIT) |
| 417 | writel(upper_32_bits((ulong)priv->rx_bd), ®s->upper_rxqbase); |
| 418 | #endif |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 419 | |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 420 | /* Setup for DMA Configuration register */ |
| 421 | writel(ZYNQ_GEM_DMACR_INIT, ®s->dmacr); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 422 | |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 423 | /* Setup for Network Control register, MDIO, Rx and Tx enable */ |
Michal Simek | 55ee186 | 2016-05-30 10:43:11 +0200 | [diff] [blame] | 424 | setbits_le32(®s_mdio->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 425 | |
Edgar E. Iglesias | 2304511 | 2015-09-25 23:50:07 -0700 | [diff] [blame] | 426 | /* Disable the second priority queue */ |
| 427 | dummy_tx_bd->addr = 0; |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 428 | #if defined(CONFIG_PHYS_64BIT) |
| 429 | dummy_tx_bd->addr_hi = 0; |
| 430 | #endif |
Edgar E. Iglesias | 2304511 | 2015-09-25 23:50:07 -0700 | [diff] [blame] | 431 | dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK | |
| 432 | ZYNQ_GEM_TXBUF_LAST_MASK| |
| 433 | ZYNQ_GEM_TXBUF_USED_MASK; |
| 434 | |
| 435 | dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK | |
| 436 | ZYNQ_GEM_RXBUF_NEW_MASK; |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 437 | #if defined(CONFIG_PHYS_64BIT) |
| 438 | dummy_rx_bd->addr_hi = 0; |
| 439 | #endif |
Edgar E. Iglesias | 2304511 | 2015-09-25 23:50:07 -0700 | [diff] [blame] | 440 | dummy_rx_bd->status = 0; |
Edgar E. Iglesias | 2304511 | 2015-09-25 23:50:07 -0700 | [diff] [blame] | 441 | |
| 442 | writel((ulong)dummy_tx_bd, ®s->transmit_q1_ptr); |
| 443 | writel((ulong)dummy_rx_bd, ®s->receive_q1_ptr); |
| 444 | |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 445 | priv->init++; |
| 446 | } |
| 447 | |
Michal Simek | dbc0cfc | 2016-05-18 12:37:22 +0200 | [diff] [blame] | 448 | ret = phy_startup(priv->phydev); |
| 449 | if (ret) |
| 450 | return ret; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 451 | |
Michal Simek | 43b3832 | 2015-11-30 13:44:49 +0100 | [diff] [blame] | 452 | if (!priv->phydev->link) { |
| 453 | printf("%s: No link.\n", priv->phydev->dev->name); |
Michal Simek | 216b96d | 2013-11-12 14:25:29 +0100 | [diff] [blame] | 454 | return -1; |
| 455 | } |
| 456 | |
Siva Durga Prasad Paladugu | 65d3f3a | 2016-02-05 13:22:11 +0530 | [diff] [blame] | 457 | nwconfig = ZYNQ_GEM_NWCFG_INIT; |
| 458 | |
Siva Durga Prasad Paladugu | 134cfa6 | 2017-11-23 12:56:55 +0530 | [diff] [blame] | 459 | /* |
| 460 | * Set SGMII enable PCS selection only if internal PCS/PMA |
| 461 | * core is used and interface is SGMII. |
| 462 | */ |
| 463 | if (priv->interface == PHY_INTERFACE_MODE_SGMII && |
| 464 | priv->int_pcs) { |
Siva Durga Prasad Paladugu | 65d3f3a | 2016-02-05 13:22:11 +0530 | [diff] [blame] | 465 | nwconfig |= ZYNQ_GEM_NWCFG_SGMII_ENBL | |
| 466 | ZYNQ_GEM_NWCFG_PCS_SEL; |
Siva Durga Prasad Paladugu | 4546700 | 2016-03-25 12:53:44 +0530 | [diff] [blame] | 467 | } |
Siva Durga Prasad Paladugu | 65d3f3a | 2016-02-05 13:22:11 +0530 | [diff] [blame] | 468 | |
Michal Simek | 43b3832 | 2015-11-30 13:44:49 +0100 | [diff] [blame] | 469 | switch (priv->phydev->speed) { |
Michal Simek | d9f2c11 | 2012-10-15 14:01:23 +0200 | [diff] [blame] | 470 | case SPEED_1000: |
Siva Durga Prasad Paladugu | 65d3f3a | 2016-02-05 13:22:11 +0530 | [diff] [blame] | 471 | writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED1000, |
Michal Simek | d9f2c11 | 2012-10-15 14:01:23 +0200 | [diff] [blame] | 472 | ®s->nwcfg); |
Soren Brinkmann | 4dded98 | 2013-11-21 13:39:01 -0800 | [diff] [blame] | 473 | clk_rate = ZYNQ_GEM_FREQUENCY_1000; |
Michal Simek | d9f2c11 | 2012-10-15 14:01:23 +0200 | [diff] [blame] | 474 | break; |
| 475 | case SPEED_100: |
Siva Durga Prasad Paladugu | 65d3f3a | 2016-02-05 13:22:11 +0530 | [diff] [blame] | 476 | writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED100, |
Michal Simek | 6429595 | 2015-09-08 16:55:42 +0200 | [diff] [blame] | 477 | ®s->nwcfg); |
Soren Brinkmann | 4dded98 | 2013-11-21 13:39:01 -0800 | [diff] [blame] | 478 | clk_rate = ZYNQ_GEM_FREQUENCY_100; |
Michal Simek | d9f2c11 | 2012-10-15 14:01:23 +0200 | [diff] [blame] | 479 | break; |
| 480 | case SPEED_10: |
Soren Brinkmann | 4dded98 | 2013-11-21 13:39:01 -0800 | [diff] [blame] | 481 | clk_rate = ZYNQ_GEM_FREQUENCY_10; |
Michal Simek | d9f2c11 | 2012-10-15 14:01:23 +0200 | [diff] [blame] | 482 | break; |
| 483 | } |
Robert Hancock | 3d6a9e0 | 2021-03-11 16:55:50 -0600 | [diff] [blame] | 484 | |
| 485 | #ifdef CONFIG_ARM64 |
| 486 | if (priv->interface == PHY_INTERFACE_MODE_SGMII && |
| 487 | priv->int_pcs) { |
| 488 | /* |
| 489 | * Disable AN for fixed link configuration, enable otherwise. |
| 490 | * Must be written after PCS_SEL is set in nwconfig, |
| 491 | * otherwise writes will not take effect. |
| 492 | */ |
| 493 | if (priv->phydev->phy_id != PHY_FIXED_ID) |
| 494 | writel(readl(®s->pcscntrl) | ZYNQ_GEM_PCS_CTL_ANEG_ENBL, |
| 495 | ®s->pcscntrl); |
| 496 | else |
| 497 | writel(readl(®s->pcscntrl) & ~ZYNQ_GEM_PCS_CTL_ANEG_ENBL, |
| 498 | ®s->pcscntrl); |
| 499 | } |
| 500 | #endif |
David Andrey | 73875dc | 2013-04-05 17:24:24 +0200 | [diff] [blame] | 501 | |
T Karthik Reddy | 68cd67d | 2021-02-03 03:10:48 -0700 | [diff] [blame] | 502 | ret = clk_set_rate(&priv->tx_clk, clk_rate); |
Michal Simek | 4171095 | 2021-02-09 15:28:15 +0100 | [diff] [blame] | 503 | if (IS_ERR_VALUE(ret)) { |
Stefan Herbrechtsmeier | bb43397 | 2017-01-17 16:27:25 +0100 | [diff] [blame] | 504 | dev_err(dev, "failed to set tx clock rate\n"); |
| 505 | return ret; |
| 506 | } |
| 507 | |
T Karthik Reddy | 68cd67d | 2021-02-03 03:10:48 -0700 | [diff] [blame] | 508 | ret = clk_enable(&priv->tx_clk); |
Michal Simek | 4171095 | 2021-02-09 15:28:15 +0100 | [diff] [blame] | 509 | if (ret) { |
Stefan Herbrechtsmeier | bb43397 | 2017-01-17 16:27:25 +0100 | [diff] [blame] | 510 | dev_err(dev, "failed to enable tx clock\n"); |
| 511 | return ret; |
| 512 | } |
Michal Simek | d9f2c11 | 2012-10-15 14:01:23 +0200 | [diff] [blame] | 513 | |
T Karthik Reddy | 68cd67d | 2021-02-03 03:10:48 -0700 | [diff] [blame] | 514 | if (priv->clk_en_info & RXCLK_EN) { |
| 515 | ret = clk_enable(&priv->rx_clk); |
| 516 | if (ret) { |
| 517 | dev_err(dev, "failed to enable rx clock\n"); |
| 518 | return ret; |
| 519 | } |
| 520 | } |
Michal Simek | d9f2c11 | 2012-10-15 14:01:23 +0200 | [diff] [blame] | 521 | setbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK | |
| 522 | ZYNQ_GEM_NWCTRL_TXEN_MASK); |
| 523 | |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 524 | return 0; |
| 525 | } |
| 526 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 527 | static int zynq_gem_send(struct udevice *dev, void *ptr, int len) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 528 | { |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 529 | dma_addr_t addr; |
| 530 | u32 size; |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 531 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
| 532 | struct zynq_gem_regs *regs = priv->iobase; |
Michal Simek | 1dc446e | 2015-08-17 09:58:54 +0200 | [diff] [blame] | 533 | struct emac_bd *current_bd = &priv->tx_bd[1]; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 534 | |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 535 | /* Setup Tx BD */ |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 536 | memset(priv->tx_bd, 0, sizeof(struct emac_bd)); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 537 | |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 538 | priv->tx_bd->addr = lower_32_bits((ulong)ptr); |
| 539 | #if defined(CONFIG_PHYS_64BIT) |
| 540 | priv->tx_bd->addr_hi = upper_32_bits((ulong)ptr); |
| 541 | #endif |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 542 | priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) | |
Michal Simek | 1dc446e | 2015-08-17 09:58:54 +0200 | [diff] [blame] | 543 | ZYNQ_GEM_TXBUF_LAST_MASK; |
| 544 | /* Dummy descriptor to mark it as the last in descriptor chain */ |
| 545 | current_bd->addr = 0x0; |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 546 | #if defined(CONFIG_PHYS_64BIT) |
| 547 | current_bd->addr_hi = 0x0; |
| 548 | #endif |
Michal Simek | 1dc446e | 2015-08-17 09:58:54 +0200 | [diff] [blame] | 549 | current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK | |
| 550 | ZYNQ_GEM_TXBUF_LAST_MASK| |
| 551 | ZYNQ_GEM_TXBUF_USED_MASK; |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 552 | |
Michal Simek | b6fe7ad | 2015-08-17 09:50:09 +0200 | [diff] [blame] | 553 | /* setup BD */ |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 554 | writel(lower_32_bits((ulong)priv->tx_bd), ®s->txqbase); |
| 555 | #if defined(CONFIG_PHYS_64BIT) |
| 556 | writel(upper_32_bits((ulong)priv->tx_bd), ®s->upper_txqbase); |
| 557 | #endif |
Michal Simek | b6fe7ad | 2015-08-17 09:50:09 +0200 | [diff] [blame] | 558 | |
Prabhakar Kushwaha | 1e9e619 | 2015-10-25 13:18:54 +0530 | [diff] [blame] | 559 | addr = (ulong) ptr; |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 560 | addr &= ~(ARCH_DMA_MINALIGN - 1); |
| 561 | size = roundup(len, ARCH_DMA_MINALIGN); |
| 562 | flush_dcache_range(addr, addr + size); |
| 563 | barrier(); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 564 | |
| 565 | /* Start transmit */ |
| 566 | setbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK); |
| 567 | |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 568 | /* Read TX BD status */ |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 569 | if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED) |
| 570 | printf("TX buffers exhausted in mid frame\n"); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 571 | |
Álvaro Fernández Rojas | 918de03 | 2018-01-23 17:14:55 +0100 | [diff] [blame] | 572 | return wait_for_bit_le32(®s->txsr, ZYNQ_GEM_TSR_DONE, |
| 573 | true, 20000, true); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 574 | } |
| 575 | |
| 576 | /* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */ |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 577 | static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 578 | { |
| 579 | int frame_len; |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 580 | dma_addr_t addr; |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 581 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 582 | struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current]; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 583 | |
| 584 | if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK)) |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 585 | return -1; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 586 | |
| 587 | if (!(current_bd->status & |
| 588 | (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) { |
| 589 | printf("GEM: SOF or EOF not set for last buffer received!\n"); |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 590 | return -1; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 591 | } |
| 592 | |
| 593 | frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK; |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 594 | if (!frame_len) { |
| 595 | printf("%s: Zero size packet?\n", __func__); |
| 596 | return -1; |
| 597 | } |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 598 | |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 599 | #if defined(CONFIG_PHYS_64BIT) |
| 600 | addr = (dma_addr_t)((current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK) |
| 601 | | ((dma_addr_t)current_bd->addr_hi << 32)); |
| 602 | #else |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 603 | addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK; |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 604 | #endif |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 605 | addr &= ~(ARCH_DMA_MINALIGN - 1); |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 606 | |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 607 | *packetp = (uchar *)(uintptr_t)addr; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 608 | |
Stefan Theil | 0f407c9 | 2018-12-17 09:12:30 +0100 | [diff] [blame] | 609 | invalidate_dcache_range(addr, addr + roundup(PKTSIZE_ALIGN, ARCH_DMA_MINALIGN)); |
| 610 | barrier(); |
| 611 | |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 612 | return frame_len; |
| 613 | } |
| 614 | |
| 615 | static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length) |
| 616 | { |
| 617 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
| 618 | struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current]; |
| 619 | struct emac_bd *first_bd; |
Ashok Reddy Soma | 4757253 | 2020-02-23 08:01:29 -0700 | [diff] [blame] | 620 | dma_addr_t addr; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 621 | |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 622 | if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) { |
| 623 | priv->rx_first_buf = priv->rxbd_current; |
| 624 | } else { |
| 625 | current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK; |
| 626 | current_bd->status = 0xF0000000; /* FIXME */ |
| 627 | } |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 628 | |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 629 | if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) { |
| 630 | first_bd = &priv->rx_bd[priv->rx_first_buf]; |
| 631 | first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK; |
| 632 | first_bd->status = 0xF0000000; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 633 | } |
| 634 | |
Ashok Reddy Soma | 4757253 | 2020-02-23 08:01:29 -0700 | [diff] [blame] | 635 | /* Flush the cache for the packet as well */ |
| 636 | #if defined(CONFIG_PHYS_64BIT) |
| 637 | addr = (dma_addr_t)((current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK) |
| 638 | | ((dma_addr_t)current_bd->addr_hi << 32)); |
| 639 | #else |
| 640 | addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK; |
| 641 | #endif |
| 642 | flush_dcache_range(addr, addr + roundup(PKTSIZE_ALIGN, |
| 643 | ARCH_DMA_MINALIGN)); |
| 644 | barrier(); |
| 645 | |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 646 | if ((++priv->rxbd_current) >= RX_BUF) |
| 647 | priv->rxbd_current = 0; |
| 648 | |
Michal Simek | 139f410 | 2015-12-09 14:16:32 +0100 | [diff] [blame] | 649 | return 0; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 650 | } |
| 651 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 652 | static void zynq_gem_halt(struct udevice *dev) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 653 | { |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 654 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
| 655 | struct zynq_gem_regs *regs = priv->iobase; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 656 | |
Michal Simek | d9f2c11 | 2012-10-15 14:01:23 +0200 | [diff] [blame] | 657 | clrsetbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK | |
| 658 | ZYNQ_GEM_NWCTRL_TXEN_MASK, 0); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 659 | } |
| 660 | |
Joe Hershberger | 7f4e555 | 2016-01-26 11:57:03 -0600 | [diff] [blame] | 661 | __weak int zynq_board_read_rom_ethaddr(unsigned char *ethaddr) |
| 662 | { |
| 663 | return -ENOSYS; |
| 664 | } |
| 665 | |
| 666 | static int zynq_gem_read_rom_mac(struct udevice *dev) |
| 667 | { |
Simon Glass | fa20e93 | 2020-12-03 16:55:20 -0700 | [diff] [blame] | 668 | struct eth_pdata *pdata = dev_get_plat(dev); |
Joe Hershberger | 7f4e555 | 2016-01-26 11:57:03 -0600 | [diff] [blame] | 669 | |
Olliver Schinagl | fee13c3 | 2017-04-03 16:18:53 +0200 | [diff] [blame] | 670 | if (!pdata) |
| 671 | return -ENOSYS; |
Joe Hershberger | 7f4e555 | 2016-01-26 11:57:03 -0600 | [diff] [blame] | 672 | |
Olliver Schinagl | fee13c3 | 2017-04-03 16:18:53 +0200 | [diff] [blame] | 673 | return zynq_board_read_rom_ethaddr(pdata->enetaddr); |
Joe Hershberger | 7f4e555 | 2016-01-26 11:57:03 -0600 | [diff] [blame] | 674 | } |
| 675 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 676 | static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr, |
| 677 | int devad, int reg) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 678 | { |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 679 | struct zynq_gem_priv *priv = bus->priv; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 680 | int ret; |
Michal Simek | d061bfd | 2018-06-14 09:08:44 +0200 | [diff] [blame] | 681 | u16 val = 0; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 682 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 683 | ret = phyread(priv, addr, reg, &val); |
| 684 | debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret); |
| 685 | return val; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 686 | } |
| 687 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 688 | static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad, |
| 689 | int reg, u16 value) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 690 | { |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 691 | struct zynq_gem_priv *priv = bus->priv; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 692 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 693 | debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value); |
| 694 | return phywrite(priv, addr, reg, value); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 695 | } |
| 696 | |
Michal Simek | c86e7fc | 2021-12-06 16:25:20 +0100 | [diff] [blame] | 697 | static int zynq_gem_reset_init(struct udevice *dev) |
| 698 | { |
| 699 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
| 700 | int ret; |
| 701 | |
| 702 | ret = reset_get_bulk(dev, &priv->resets); |
| 703 | if (ret == -ENOTSUPP || ret == -ENOENT) |
| 704 | return 0; |
| 705 | else if (ret) |
| 706 | return ret; |
| 707 | |
| 708 | ret = reset_deassert_bulk(&priv->resets); |
| 709 | if (ret) { |
| 710 | reset_release_bulk(&priv->resets); |
| 711 | return ret; |
| 712 | } |
| 713 | |
| 714 | return 0; |
| 715 | } |
| 716 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 717 | static int zynq_gem_probe(struct udevice *dev) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 718 | { |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 719 | void *bd_space; |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 720 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
| 721 | int ret; |
Michal Simek | c8142d4 | 2021-12-15 11:00:01 +0100 | [diff] [blame] | 722 | struct phy phy; |
| 723 | |
| 724 | if (priv->interface == PHY_INTERFACE_MODE_SGMII) { |
| 725 | ret = generic_phy_get_by_index(dev, 0, &phy); |
| 726 | if (!ret) { |
| 727 | ret = generic_phy_init(&phy); |
| 728 | if (ret) |
| 729 | return ret; |
| 730 | } else if (ret != -ENOENT) { |
| 731 | debug("could not get phy (err %d)\n", ret); |
| 732 | return ret; |
| 733 | } |
| 734 | } |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 735 | |
Michal Simek | c86e7fc | 2021-12-06 16:25:20 +0100 | [diff] [blame] | 736 | ret = zynq_gem_reset_init(dev); |
| 737 | if (ret) |
| 738 | return ret; |
| 739 | |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 740 | /* Align rxbuffers to ARCH_DMA_MINALIGN */ |
| 741 | priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN); |
Michal Simek | c8959f4 | 2018-06-13 15:20:35 +0200 | [diff] [blame] | 742 | if (!priv->rxbuffers) |
| 743 | return -ENOMEM; |
| 744 | |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 745 | memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN); |
T Karthik Reddy | 60bf216 | 2020-01-15 02:15:13 -0700 | [diff] [blame] | 746 | ulong addr = (ulong)priv->rxbuffers; |
Stefan Theil | 0f407c9 | 2018-12-17 09:12:30 +0100 | [diff] [blame] | 747 | flush_dcache_range(addr, addr + roundup(RX_BUF * PKTSIZE_ALIGN, ARCH_DMA_MINALIGN)); |
| 748 | barrier(); |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 749 | |
Siva Durga Prasad Paladugu | 2b0690e | 2014-12-06 12:57:53 +0530 | [diff] [blame] | 750 | /* Align bd_space to MMU_SECTION_SHIFT */ |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 751 | bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE); |
Michal Simek | 049c65b | 2020-02-06 14:36:46 +0100 | [diff] [blame] | 752 | if (!bd_space) { |
| 753 | ret = -ENOMEM; |
| 754 | goto err1; |
| 755 | } |
Michal Simek | c8959f4 | 2018-06-13 15:20:35 +0200 | [diff] [blame] | 756 | |
Michal Simek | 0afb6b2 | 2015-04-15 13:31:28 +0200 | [diff] [blame] | 757 | mmu_set_region_dcache_behaviour((phys_addr_t)bd_space, |
| 758 | BD_SPACE, DCACHE_OFF); |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 759 | |
| 760 | /* Initialize the bd spaces for tx and rx bd's */ |
| 761 | priv->tx_bd = (struct emac_bd *)bd_space; |
Prabhakar Kushwaha | 1e9e619 | 2015-10-25 13:18:54 +0530 | [diff] [blame] | 762 | priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE); |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 763 | |
T Karthik Reddy | 68cd67d | 2021-02-03 03:10:48 -0700 | [diff] [blame] | 764 | ret = clk_get_by_name(dev, "tx_clk", &priv->tx_clk); |
Siva Durga Prasad Paladugu | baa2035 | 2016-11-15 16:15:42 +0530 | [diff] [blame] | 765 | if (ret < 0) { |
T Karthik Reddy | 68cd67d | 2021-02-03 03:10:48 -0700 | [diff] [blame] | 766 | dev_err(dev, "failed to get tx_clock\n"); |
Michal Simek | 179f7d7 | 2021-02-11 19:03:30 +0100 | [diff] [blame] | 767 | goto err2; |
Siva Durga Prasad Paladugu | baa2035 | 2016-11-15 16:15:42 +0530 | [diff] [blame] | 768 | } |
Siva Durga Prasad Paladugu | baa2035 | 2016-11-15 16:15:42 +0530 | [diff] [blame] | 769 | |
T Karthik Reddy | 68cd67d | 2021-02-03 03:10:48 -0700 | [diff] [blame] | 770 | if (priv->clk_en_info & RXCLK_EN) { |
| 771 | ret = clk_get_by_name(dev, "rx_clk", &priv->rx_clk); |
| 772 | if (ret < 0) { |
| 773 | dev_err(dev, "failed to get rx_clock\n"); |
Michal Simek | 179f7d7 | 2021-02-11 19:03:30 +0100 | [diff] [blame] | 774 | goto err2; |
T Karthik Reddy | 68cd67d | 2021-02-03 03:10:48 -0700 | [diff] [blame] | 775 | } |
| 776 | } |
| 777 | |
Michal Simek | b001798 | 2022-03-30 11:07:53 +0200 | [diff] [blame] | 778 | if (IS_ENABLED(CONFIG_DM_ETH_PHY)) |
| 779 | priv->bus = eth_phy_get_mdio_bus(dev); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 780 | |
Michal Simek | b001798 | 2022-03-30 11:07:53 +0200 | [diff] [blame] | 781 | if (!priv->bus) { |
| 782 | priv->bus = mdio_alloc(); |
| 783 | priv->bus->read = zynq_gem_miiphy_read; |
| 784 | priv->bus->write = zynq_gem_miiphy_write; |
| 785 | priv->bus->priv = priv; |
| 786 | |
| 787 | ret = mdio_register_seq(priv->bus, dev_seq(dev)); |
| 788 | if (ret) |
| 789 | goto err2; |
| 790 | } |
| 791 | |
| 792 | if (IS_ENABLED(CONFIG_DM_ETH_PHY)) |
| 793 | eth_phy_set_mdio_bus(dev, priv->bus); |
Michal Simek | 049c65b | 2020-02-06 14:36:46 +0100 | [diff] [blame] | 794 | |
| 795 | ret = zynq_phy_init(dev); |
| 796 | if (ret) |
Michael Walle | 465437c | 2021-02-10 22:41:57 +0100 | [diff] [blame] | 797 | goto err3; |
Michal Simek | 049c65b | 2020-02-06 14:36:46 +0100 | [diff] [blame] | 798 | |
Michal Simek | c8142d4 | 2021-12-15 11:00:01 +0100 | [diff] [blame] | 799 | if (priv->interface == PHY_INTERFACE_MODE_SGMII && phy.dev) { |
| 800 | ret = generic_phy_power_on(&phy); |
| 801 | if (ret) |
| 802 | return ret; |
| 803 | } |
| 804 | |
T Karthik Reddy | 297521e | 2022-03-30 11:07:55 +0200 | [diff] [blame^] | 805 | printf("\nZYNQ GEM: %lx, mdio bus %lx, phyaddr %d, interface %s\n", |
| 806 | (ulong)priv->iobase, (ulong)priv->mdiobase, priv->phydev->addr, |
| 807 | phy_string_for_interface(priv->interface)); |
| 808 | |
Michal Simek | 049c65b | 2020-02-06 14:36:46 +0100 | [diff] [blame] | 809 | return ret; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 810 | |
Michael Walle | 465437c | 2021-02-10 22:41:57 +0100 | [diff] [blame] | 811 | err3: |
| 812 | mdio_unregister(priv->bus); |
Michal Simek | 049c65b | 2020-02-06 14:36:46 +0100 | [diff] [blame] | 813 | err2: |
Michal Simek | 049c65b | 2020-02-06 14:36:46 +0100 | [diff] [blame] | 814 | free(priv->tx_bd); |
Michal Simek | 179f7d7 | 2021-02-11 19:03:30 +0100 | [diff] [blame] | 815 | err1: |
| 816 | free(priv->rxbuffers); |
Michal Simek | 049c65b | 2020-02-06 14:36:46 +0100 | [diff] [blame] | 817 | return ret; |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 818 | } |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 819 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 820 | static int zynq_gem_remove(struct udevice *dev) |
| 821 | { |
| 822 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 823 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 824 | free(priv->phydev); |
| 825 | mdio_unregister(priv->bus); |
| 826 | mdio_free(priv->bus); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 827 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 828 | return 0; |
| 829 | } |
| 830 | |
| 831 | static const struct eth_ops zynq_gem_ops = { |
| 832 | .start = zynq_gem_init, |
| 833 | .send = zynq_gem_send, |
| 834 | .recv = zynq_gem_recv, |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 835 | .free_pkt = zynq_gem_free_pkt, |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 836 | .stop = zynq_gem_halt, |
| 837 | .write_hwaddr = zynq_gem_setup_mac, |
Joe Hershberger | 7f4e555 | 2016-01-26 11:57:03 -0600 | [diff] [blame] | 838 | .read_rom_hwaddr = zynq_gem_read_rom_mac, |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 839 | }; |
Michal Simek | e9ecc1c | 2015-11-30 13:58:36 +0100 | [diff] [blame] | 840 | |
Simon Glass | aad29ae | 2020-12-03 16:55:21 -0700 | [diff] [blame] | 841 | static int zynq_gem_of_to_plat(struct udevice *dev) |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 842 | { |
Simon Glass | fa20e93 | 2020-12-03 16:55:20 -0700 | [diff] [blame] | 843 | struct eth_pdata *pdata = dev_get_plat(dev); |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 844 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
Siva Durga Prasad Paladugu | 34a48e5 | 2018-07-16 18:25:45 +0530 | [diff] [blame] | 845 | struct ofnode_phandle_args phandle_args; |
Michal Simek | 3c4ce3c | 2015-11-30 14:17:50 +0100 | [diff] [blame] | 846 | const char *phy_mode; |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 847 | |
Siva Durga Prasad Paladugu | 34a48e5 | 2018-07-16 18:25:45 +0530 | [diff] [blame] | 848 | pdata->iobase = (phys_addr_t)dev_read_addr(dev); |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 849 | priv->iobase = (struct zynq_gem_regs *)pdata->iobase; |
Michal Simek | 55ee186 | 2016-05-30 10:43:11 +0200 | [diff] [blame] | 850 | priv->mdiobase = priv->iobase; |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 851 | /* Hardcode for now */ |
Michal Simek | c6aa413 | 2015-12-09 09:29:12 +0100 | [diff] [blame] | 852 | priv->phyaddr = -1; |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 853 | |
Michal Simek | 8114538 | 2018-09-20 09:42:27 +0200 | [diff] [blame] | 854 | if (!dev_read_phandle_with_args(dev, "phy-handle", NULL, 0, 0, |
| 855 | &phandle_args)) { |
Michal Simek | 8ec9066 | 2016-05-30 10:43:11 +0200 | [diff] [blame] | 856 | fdt_addr_t addr; |
| 857 | ofnode parent; |
| 858 | |
Michal Simek | 8114538 | 2018-09-20 09:42:27 +0200 | [diff] [blame] | 859 | debug("phy-handle does exist %s\n", dev->name); |
Michal Simek | b001798 | 2022-03-30 11:07:53 +0200 | [diff] [blame] | 860 | if (!(IS_ENABLED(CONFIG_DM_ETH_PHY))) |
| 861 | priv->phyaddr = ofnode_read_u32_default |
| 862 | (phandle_args.node, "reg", -1); |
| 863 | |
Michal Simek | 8114538 | 2018-09-20 09:42:27 +0200 | [diff] [blame] | 864 | priv->phy_of_node = phandle_args.node; |
| 865 | priv->max_speed = ofnode_read_u32_default(phandle_args.node, |
| 866 | "max-speed", |
| 867 | SPEED_1000); |
Michal Simek | 8ec9066 | 2016-05-30 10:43:11 +0200 | [diff] [blame] | 868 | |
| 869 | parent = ofnode_get_parent(phandle_args.node); |
Michal Simek | eac3c67 | 2021-12-06 14:53:17 +0100 | [diff] [blame] | 870 | if (ofnode_name_eq(parent, "mdio")) |
| 871 | parent = ofnode_get_parent(parent); |
| 872 | |
Michal Simek | 8ec9066 | 2016-05-30 10:43:11 +0200 | [diff] [blame] | 873 | addr = ofnode_get_addr(parent); |
| 874 | if (addr != FDT_ADDR_T_NONE) { |
| 875 | debug("MDIO bus not found %s\n", dev->name); |
| 876 | priv->mdiobase = (struct zynq_gem_regs *)addr; |
| 877 | } |
Siva Durga Prasad Paladugu | 34a48e5 | 2018-07-16 18:25:45 +0530 | [diff] [blame] | 878 | } |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 879 | |
Siva Durga Prasad Paladugu | 34a48e5 | 2018-07-16 18:25:45 +0530 | [diff] [blame] | 880 | phy_mode = dev_read_prop(dev, "phy-mode", NULL); |
Michal Simek | 3c4ce3c | 2015-11-30 14:17:50 +0100 | [diff] [blame] | 881 | if (phy_mode) |
| 882 | pdata->phy_interface = phy_get_interface_by_name(phy_mode); |
| 883 | if (pdata->phy_interface == -1) { |
| 884 | debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode); |
| 885 | return -EINVAL; |
| 886 | } |
| 887 | priv->interface = pdata->phy_interface; |
| 888 | |
Siva Durga Prasad Paladugu | 34a48e5 | 2018-07-16 18:25:45 +0530 | [diff] [blame] | 889 | priv->int_pcs = dev_read_bool(dev, "is-internal-pcspma"); |
Siva Durga Prasad Paladugu | 134cfa6 | 2017-11-23 12:56:55 +0530 | [diff] [blame] | 890 | |
T Karthik Reddy | 68cd67d | 2021-02-03 03:10:48 -0700 | [diff] [blame] | 891 | priv->clk_en_info = dev_get_driver_data(dev); |
| 892 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 893 | return 0; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 894 | } |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 895 | |
| 896 | static const struct udevice_id zynq_gem_ids[] = { |
T Karthik Reddy | 68cd67d | 2021-02-03 03:10:48 -0700 | [diff] [blame] | 897 | { .compatible = "cdns,versal-gem", .data = RXCLK_EN }, |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 898 | { .compatible = "cdns,zynqmp-gem" }, |
| 899 | { .compatible = "cdns,zynq-gem" }, |
| 900 | { .compatible = "cdns,gem" }, |
| 901 | { } |
| 902 | }; |
| 903 | |
| 904 | U_BOOT_DRIVER(zynq_gem) = { |
| 905 | .name = "zynq_gem", |
| 906 | .id = UCLASS_ETH, |
| 907 | .of_match = zynq_gem_ids, |
Simon Glass | aad29ae | 2020-12-03 16:55:21 -0700 | [diff] [blame] | 908 | .of_to_plat = zynq_gem_of_to_plat, |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 909 | .probe = zynq_gem_probe, |
| 910 | .remove = zynq_gem_remove, |
| 911 | .ops = &zynq_gem_ops, |
Simon Glass | 8a2b47f | 2020-12-03 16:55:17 -0700 | [diff] [blame] | 912 | .priv_auto = sizeof(struct zynq_gem_priv), |
Simon Glass | 71fa5b4 | 2020-12-03 16:55:18 -0700 | [diff] [blame] | 913 | .plat_auto = sizeof(struct eth_pdata), |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 914 | }; |