blob: 07de1bf0a40e573834c9d5c630fb844d597d0a1e [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Michal Simek19dfc472012-09-13 20:23:34 +00002/*
3 * (C) Copyright 2011 Michal Simek
4 *
5 * Michal SIMEK <monstr@monstr.eu>
6 *
7 * Based on Xilinx gmac driver:
8 * (C) Copyright 2011 Xilinx
Michal Simek19dfc472012-09-13 20:23:34 +00009 */
10
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +053011#include <clk.h>
Michal Simek19dfc472012-09-13 20:23:34 +000012#include <common.h>
Simon Glass63334482019-11-14 12:57:39 -070013#include <cpu_func.h>
Michal Simek250e05e2015-11-30 14:14:56 +010014#include <dm.h>
Michal Simekc8142d42021-12-15 11:00:01 +010015#include <generic-phy.h>
Simon Glass0f2af882020-05-10 11:40:05 -060016#include <log.h>
Michal Simek19dfc472012-09-13 20:23:34 +000017#include <net.h>
Michal Simekb055f672014-04-25 14:17:38 +020018#include <netdev.h>
Michal Simek19dfc472012-09-13 20:23:34 +000019#include <config.h>
Michal Simekd9cfa972015-09-24 20:13:45 +020020#include <console.h>
Michal Simek19dfc472012-09-13 20:23:34 +000021#include <malloc.h>
Simon Glass274e0b02020-05-10 11:39:56 -060022#include <asm/cache.h>
Michal Simek19dfc472012-09-13 20:23:34 +000023#include <asm/io.h>
24#include <phy.h>
Michal Simekc86e7fc2021-12-06 16:25:20 +010025#include <reset.h>
Michal Simek19dfc472012-09-13 20:23:34 +000026#include <miiphy.h>
Mateusz Kulikowski93597d72016-01-23 11:54:33 +010027#include <wait_bit.h>
Michal Simek19dfc472012-09-13 20:23:34 +000028#include <watchdog.h>
Siva Durga Prasad Paladugu2b0690e2014-12-06 12:57:53 +053029#include <asm/system.h>
David Andrey73875dc2013-04-05 17:24:24 +020030#include <asm/arch/hardware.h>
Michal Simekd9f2c112012-10-15 14:01:23 +020031#include <asm/arch/sys_proto.h>
Simon Glass9bc15642020-02-03 07:36:16 -070032#include <dm/device_compat.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060033#include <linux/bitops.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070034#include <linux/err.h>
Masahiro Yamada64e4f7f2016-09-21 11:28:57 +090035#include <linux/errno.h>
Michal Simekb0017982022-03-30 11:07:53 +020036#include <eth_phy.h>
Michal Simek19dfc472012-09-13 20:23:34 +000037
Michal Simek19dfc472012-09-13 20:23:34 +000038/* Bit/mask specification */
39#define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
40#define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
41#define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
42#define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
43#define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
44
45#define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
46#define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
47#define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
48
49#define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
50#define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
51#define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
52
53/* Wrap bit, last descriptor */
54#define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
55#define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
Michal Simek1dc446e2015-08-17 09:58:54 +020056#define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
Michal Simek19dfc472012-09-13 20:23:34 +000057
Michal Simek19dfc472012-09-13 20:23:34 +000058#define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
59#define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
60#define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
61#define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
62
Siva Durga Prasad Paladugu7e7fcc32016-05-16 15:31:37 +053063#define ZYNQ_GEM_NWCFG_SPEED100 0x00000001 /* 100 Mbps operation */
64#define ZYNQ_GEM_NWCFG_SPEED1000 0x00000400 /* 1Gbps operation */
65#define ZYNQ_GEM_NWCFG_FDEN 0x00000002 /* Full Duplex mode */
66#define ZYNQ_GEM_NWCFG_FSREM 0x00020000 /* FCS removal */
Siva Durga Prasad Paladuguf6c2d202016-05-16 15:31:38 +053067#define ZYNQ_GEM_NWCFG_SGMII_ENBL 0x08000000 /* SGMII Enable */
Siva Durga Prasad Paladugu7e7fcc32016-05-16 15:31:37 +053068#define ZYNQ_GEM_NWCFG_PCS_SEL 0x00000800 /* PCS select */
Michal Simek780c5352015-09-08 17:20:01 +020069#ifdef CONFIG_ARM64
Siva Durga Prasad Paladugu7e7fcc32016-05-16 15:31:37 +053070#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x00100000 /* Div pclk by 64, max 160MHz */
Michal Simek780c5352015-09-08 17:20:01 +020071#else
Siva Durga Prasad Paladugu7e7fcc32016-05-16 15:31:37 +053072#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000c0000 /* Div pclk by 48, max 120MHz */
Michal Simek780c5352015-09-08 17:20:01 +020073#endif
Michal Simek19dfc472012-09-13 20:23:34 +000074
Siva Durga Prasad Paladugu71245a42014-07-08 15:31:03 +053075#ifdef CONFIG_ARM64
76# define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
77#else
78# define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
79#endif
80
81#define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
82 ZYNQ_GEM_NWCFG_FDEN | \
Michal Simek19dfc472012-09-13 20:23:34 +000083 ZYNQ_GEM_NWCFG_FSREM | \
84 ZYNQ_GEM_NWCFG_MDCCLKDIV)
85
86#define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
87
88#define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
89/* Use full configured addressable space (8 Kb) */
90#define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
91/* Use full configured addressable space (4 Kb) */
92#define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
93/* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
94#define ZYNQ_GEM_DMACR_RXBUF 0x00180000
95
Vipul Kumarcbc2ed62018-11-26 16:27:38 +053096#if defined(CONFIG_PHYS_64BIT)
97# define ZYNQ_GEM_DMA_BUS_WIDTH BIT(30) /* 64 bit bus */
98#else
99# define ZYNQ_GEM_DMA_BUS_WIDTH (0 << 30) /* 32 bit bus */
100#endif
101
Michal Simek19dfc472012-09-13 20:23:34 +0000102#define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
103 ZYNQ_GEM_DMACR_RXSIZE | \
104 ZYNQ_GEM_DMACR_TXSIZE | \
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530105 ZYNQ_GEM_DMACR_RXBUF | \
106 ZYNQ_GEM_DMA_BUS_WIDTH)
Michal Simek19dfc472012-09-13 20:23:34 +0000107
Michal Simek975ae352015-08-17 09:57:46 +0200108#define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */
109
Siva Durga Prasad Paladugu45467002016-03-25 12:53:44 +0530110#define ZYNQ_GEM_PCS_CTL_ANEG_ENBL 0x1000
111
Siva Durga Prasad Paladugub7b36372018-11-26 16:27:39 +0530112#define ZYNQ_GEM_DCFG_DBG6_DMA_64B BIT(23)
113
Ashok Reddy Soma06250462021-11-18 13:05:24 +0100114#define MDIO_IDLE_TIMEOUT_MS 100
115
Michal Simekab72cb42013-04-22 14:41:09 +0200116/* Use MII register 1 (MII status register) to detect PHY */
117#define PHY_DETECT_REG 1
118
119/* Mask used to verify certain PHY features (or register contents)
120 * in the register above:
121 * 0x1000: 10Mbps full duplex support
122 * 0x0800: 10Mbps half duplex support
123 * 0x0008: Auto-negotiation support
124 */
125#define PHY_DETECT_MASK 0x1808
126
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530127/* TX BD status masks */
128#define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
129#define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
130#define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
131
Soren Brinkmann4dded982013-11-21 13:39:01 -0800132/* Clock frequencies for different speeds */
133#define ZYNQ_GEM_FREQUENCY_10 2500000UL
134#define ZYNQ_GEM_FREQUENCY_100 25000000UL
135#define ZYNQ_GEM_FREQUENCY_1000 125000000UL
136
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700137#define RXCLK_EN BIT(0)
138
Michal Simek19dfc472012-09-13 20:23:34 +0000139/* Device registers */
140struct zynq_gem_regs {
Michal Simek74a86e82015-10-05 11:49:43 +0200141 u32 nwctrl; /* 0x0 - Network Control reg */
142 u32 nwcfg; /* 0x4 - Network Config reg */
143 u32 nwsr; /* 0x8 - Network Status reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000144 u32 reserved1;
Michal Simek74a86e82015-10-05 11:49:43 +0200145 u32 dmacr; /* 0x10 - DMA Control reg */
146 u32 txsr; /* 0x14 - TX Status reg */
147 u32 rxqbase; /* 0x18 - RX Q Base address reg */
148 u32 txqbase; /* 0x1c - TX Q Base address reg */
149 u32 rxsr; /* 0x20 - RX Status reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000150 u32 reserved2[2];
Michal Simek74a86e82015-10-05 11:49:43 +0200151 u32 idr; /* 0x2c - Interrupt Disable reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000152 u32 reserved3;
Michal Simek74a86e82015-10-05 11:49:43 +0200153 u32 phymntnc; /* 0x34 - Phy Maintaince reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000154 u32 reserved4[18];
Michal Simek74a86e82015-10-05 11:49:43 +0200155 u32 hashl; /* 0x80 - Hash Low address reg */
156 u32 hashh; /* 0x84 - Hash High address reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000157#define LADDR_LOW 0
158#define LADDR_HIGH 1
Michal Simek74a86e82015-10-05 11:49:43 +0200159 u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
160 u32 match[4]; /* 0xa8 - Type ID1 Match reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000161 u32 reserved6[18];
Michal Simekff5dbef2015-10-05 12:49:48 +0200162#define STAT_SIZE 44
163 u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
Siva Durga Prasad Paladugu45467002016-03-25 12:53:44 +0530164 u32 reserved9[20];
165 u32 pcscntrl;
Siva Durga Prasad Paladugub7b36372018-11-26 16:27:39 +0530166 u32 rserved12[36];
167 u32 dcfg6; /* 0x294 Design config reg6 */
168 u32 reserved7[106];
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700169 u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
170 u32 reserved8[15];
171 u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530172 u32 reserved10[17];
173 u32 upper_txqbase; /* 0x4C8 - Upper tx_q base addr */
174 u32 reserved11[2];
175 u32 upper_rxqbase; /* 0x4D4 - Upper rx_q base addr */
Michal Simek19dfc472012-09-13 20:23:34 +0000176};
177
178/* BD descriptors */
179struct emac_bd {
180 u32 addr; /* Next descriptor pointer */
181 u32 status;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530182#if defined(CONFIG_PHYS_64BIT)
183 u32 addr_hi;
184 u32 reserved;
185#endif
Michal Simek19dfc472012-09-13 20:23:34 +0000186};
187
Michal Simekc40c93e2019-05-22 14:12:20 +0200188/* Reduce amount of BUFs if you have limited amount of memory */
Siva Durga Prasad Paladugu55931cf2015-04-15 12:15:01 +0530189#define RX_BUF 32
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530190/* Page table entries are set to 1MB, or multiples of 1MB
191 * (not < 1MB). driver uses less bd's so use 1MB bdspace.
192 */
193#define BD_SPACE 0x100000
194/* BD separation space */
Michal Simekc6eb0bc2015-08-17 09:45:53 +0200195#define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
Michal Simek19dfc472012-09-13 20:23:34 +0000196
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700197/* Setup the first free TX descriptor */
198#define TX_FREE_DESC 2
199
Michal Simek19dfc472012-09-13 20:23:34 +0000200/* Initialized, rxbd_current, rx_first_buf must be 0 after init */
201struct zynq_gem_priv {
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530202 struct emac_bd *tx_bd;
203 struct emac_bd *rx_bd;
204 char *rxbuffers;
Michal Simek19dfc472012-09-13 20:23:34 +0000205 u32 rxbd_current;
206 u32 rx_first_buf;
207 int phyaddr;
Michal Simeka94f84d2013-01-24 13:04:12 +0100208 int init;
Michal Simek1a63ee22015-11-30 10:24:15 +0100209 struct zynq_gem_regs *iobase;
Michal Simek55ee1862016-05-30 10:43:11 +0200210 struct zynq_gem_regs *mdiobase;
Michal Simek492de0f2015-10-07 16:42:56 +0200211 phy_interface_t interface;
Michal Simek19dfc472012-09-13 20:23:34 +0000212 struct phy_device *phydev;
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530213 ofnode phy_of_node;
Michal Simek19dfc472012-09-13 20:23:34 +0000214 struct mii_dev *bus;
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700215 struct clk rx_clk;
216 struct clk tx_clk;
Siva Durga Prasad Paladugu0703cc52018-04-12 12:22:17 +0200217 u32 max_speed;
Siva Durga Prasad Paladugu134cfa62017-11-23 12:56:55 +0530218 bool int_pcs;
Siva Durga Prasad Paladugub7b36372018-11-26 16:27:39 +0530219 bool dma_64bit;
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700220 u32 clk_en_info;
Michal Simekc86e7fc2021-12-06 16:25:20 +0100221 struct reset_ctl_bulk resets;
Michal Simek19dfc472012-09-13 20:23:34 +0000222};
223
Michal Simek70551ca2018-06-13 10:00:30 +0200224static int phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
Michal Simek1a63ee22015-11-30 10:24:15 +0100225 u32 op, u16 *data)
Michal Simek19dfc472012-09-13 20:23:34 +0000226{
227 u32 mgtcr;
Michal Simek55ee1862016-05-30 10:43:11 +0200228 struct zynq_gem_regs *regs = priv->mdiobase;
Michal Simeke6709652016-12-12 09:47:26 +0100229 int err;
Michal Simek19dfc472012-09-13 20:23:34 +0000230
Álvaro Fernández Rojas918de032018-01-23 17:14:55 +0100231 err = wait_for_bit_le32(&regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
Ashok Reddy Soma06250462021-11-18 13:05:24 +0100232 true, MDIO_IDLE_TIMEOUT_MS, false);
Michal Simeke6709652016-12-12 09:47:26 +0100233 if (err)
234 return err;
Michal Simek19dfc472012-09-13 20:23:34 +0000235
236 /* Construct mgtcr mask for the operation */
237 mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
238 (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
239 (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
240
241 /* Write mgtcr and wait for completion */
242 writel(mgtcr, &regs->phymntnc);
243
Álvaro Fernández Rojas918de032018-01-23 17:14:55 +0100244 err = wait_for_bit_le32(&regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
Ashok Reddy Soma06250462021-11-18 13:05:24 +0100245 true, MDIO_IDLE_TIMEOUT_MS, false);
Michal Simeke6709652016-12-12 09:47:26 +0100246 if (err)
247 return err;
Michal Simek19dfc472012-09-13 20:23:34 +0000248
249 if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
250 *data = readl(&regs->phymntnc);
251
252 return 0;
253}
254
Michal Simek70551ca2018-06-13 10:00:30 +0200255static int phyread(struct zynq_gem_priv *priv, u32 phy_addr,
Michal Simek1a63ee22015-11-30 10:24:15 +0100256 u32 regnum, u16 *val)
Michal Simek19dfc472012-09-13 20:23:34 +0000257{
Michal Simek70551ca2018-06-13 10:00:30 +0200258 int ret;
Michal Simekc919c2c2015-10-07 16:34:51 +0200259
Michal Simek1a63ee22015-11-30 10:24:15 +0100260 ret = phy_setup_op(priv, phy_addr, regnum,
261 ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
Michal Simekc919c2c2015-10-07 16:34:51 +0200262
263 if (!ret)
264 debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
265 phy_addr, regnum, *val);
266
267 return ret;
Michal Simek19dfc472012-09-13 20:23:34 +0000268}
269
Michal Simek70551ca2018-06-13 10:00:30 +0200270static int phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
Michal Simek1a63ee22015-11-30 10:24:15 +0100271 u32 regnum, u16 data)
Michal Simek19dfc472012-09-13 20:23:34 +0000272{
Michal Simekc919c2c2015-10-07 16:34:51 +0200273 debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
274 regnum, data);
275
Michal Simek1a63ee22015-11-30 10:24:15 +0100276 return phy_setup_op(priv, phy_addr, regnum,
277 ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
Michal Simek19dfc472012-09-13 20:23:34 +0000278}
279
Michal Simek250e05e2015-11-30 14:14:56 +0100280static int zynq_gem_setup_mac(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000281{
282 u32 i, macaddrlow, macaddrhigh;
Simon Glassfa20e932020-12-03 16:55:20 -0700283 struct eth_pdata *pdata = dev_get_plat(dev);
Michal Simek250e05e2015-11-30 14:14:56 +0100284 struct zynq_gem_priv *priv = dev_get_priv(dev);
285 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek19dfc472012-09-13 20:23:34 +0000286
287 /* Set the MAC bits [31:0] in BOT */
Michal Simek250e05e2015-11-30 14:14:56 +0100288 macaddrlow = pdata->enetaddr[0];
289 macaddrlow |= pdata->enetaddr[1] << 8;
290 macaddrlow |= pdata->enetaddr[2] << 16;
291 macaddrlow |= pdata->enetaddr[3] << 24;
Michal Simek19dfc472012-09-13 20:23:34 +0000292
293 /* Set MAC bits [47:32] in TOP */
Michal Simek250e05e2015-11-30 14:14:56 +0100294 macaddrhigh = pdata->enetaddr[4];
295 macaddrhigh |= pdata->enetaddr[5] << 8;
Michal Simek19dfc472012-09-13 20:23:34 +0000296
297 for (i = 0; i < 4; i++) {
298 writel(0, &regs->laddr[i][LADDR_LOW]);
299 writel(0, &regs->laddr[i][LADDR_HIGH]);
300 /* Do not use MATCHx register */
301 writel(0, &regs->match[i]);
302 }
303
304 writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
305 writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
306
307 return 0;
308}
309
Michal Simek250e05e2015-11-30 14:14:56 +0100310static int zynq_phy_init(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000311{
Michal Simek75fbb692015-11-30 13:38:32 +0100312 int ret;
Michal Simek250e05e2015-11-30 14:14:56 +0100313 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek55ee1862016-05-30 10:43:11 +0200314 struct zynq_gem_regs *regs_mdio = priv->mdiobase;
Michal Simek19dfc472012-09-13 20:23:34 +0000315 const u32 supported = SUPPORTED_10baseT_Half |
316 SUPPORTED_10baseT_Full |
317 SUPPORTED_100baseT_Half |
318 SUPPORTED_100baseT_Full |
319 SUPPORTED_1000baseT_Half |
320 SUPPORTED_1000baseT_Full;
321
Michal Simeke9ecc1c2015-11-30 13:58:36 +0100322 /* Enable only MDIO bus */
Michal Simek55ee1862016-05-30 10:43:11 +0200323 writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, &regs_mdio->nwctrl);
Michal Simeke9ecc1c2015-11-30 13:58:36 +0100324
Michal Simekb0017982022-03-30 11:07:53 +0200325 if (IS_ENABLED(CONFIG_DM_ETH_PHY))
326 priv->phyaddr = eth_phy_get_addr(dev);
327
Michal Simek7cd7ea62015-11-30 13:54:43 +0100328 priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
329 priv->interface);
Michal Simek2c68e082015-11-30 14:03:37 +0100330 if (!priv->phydev)
331 return -ENODEV;
Michal Simek7cd7ea62015-11-30 13:54:43 +0100332
Siva Durga Prasad Paladugu0703cc52018-04-12 12:22:17 +0200333 if (priv->max_speed) {
334 ret = phy_set_supported(priv->phydev, priv->max_speed);
335 if (ret)
336 return ret;
337 }
338
Siva Durga Prasad Paladugu12203502019-03-27 17:39:59 +0530339 priv->phydev->supported &= supported | ADVERTISED_Pause |
340 ADVERTISED_Asym_Pause;
341
Michal Simek7cd7ea62015-11-30 13:54:43 +0100342 priv->phydev->advertising = priv->phydev->supported;
Ashok Reddy Somabea12f42022-01-14 13:08:07 +0100343 if (!ofnode_valid(priv->phydev->node))
344 priv->phydev->node = priv->phy_of_node;
Dan Murphya5828712016-05-02 15:45:57 -0500345
Michal Simek24ce2322016-05-18 14:37:23 +0200346 return phy_config(priv->phydev);
Michal Simek7cd7ea62015-11-30 13:54:43 +0100347}
348
Michal Simek250e05e2015-11-30 14:14:56 +0100349static int zynq_gem_init(struct udevice *dev)
Michal Simek7cd7ea62015-11-30 13:54:43 +0100350{
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530351 u32 i, nwconfig;
Michal Simekdbc0cfc2016-05-18 12:37:22 +0200352 int ret;
Michal Simek7cd7ea62015-11-30 13:54:43 +0100353 unsigned long clk_rate = 0;
Michal Simek250e05e2015-11-30 14:14:56 +0100354 struct zynq_gem_priv *priv = dev_get_priv(dev);
355 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek55ee1862016-05-30 10:43:11 +0200356 struct zynq_gem_regs *regs_mdio = priv->mdiobase;
Michal Simek7cd7ea62015-11-30 13:54:43 +0100357 struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
358 struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
359
Siva Durga Prasad Paladugub7b36372018-11-26 16:27:39 +0530360 if (readl(&regs->dcfg6) & ZYNQ_GEM_DCFG_DBG6_DMA_64B)
361 priv->dma_64bit = true;
362 else
363 priv->dma_64bit = false;
364
365#if defined(CONFIG_PHYS_64BIT)
366 if (!priv->dma_64bit) {
367 printf("ERR: %s: Using 64-bit DMA but HW doesn't support it\n",
368 __func__);
369 return -EINVAL;
370 }
371#else
372 if (priv->dma_64bit)
373 debug("WARN: %s: Not using 64-bit dma even HW supports it\n",
374 __func__);
375#endif
376
Michal Simeka94f84d2013-01-24 13:04:12 +0100377 if (!priv->init) {
378 /* Disable all interrupts */
379 writel(0xFFFFFFFF, &regs->idr);
Michal Simek19dfc472012-09-13 20:23:34 +0000380
Michal Simeka94f84d2013-01-24 13:04:12 +0100381 /* Disable the receiver & transmitter */
382 writel(0, &regs->nwctrl);
383 writel(0, &regs->txsr);
384 writel(0, &regs->rxsr);
385 writel(0, &regs->phymntnc);
Michal Simek19dfc472012-09-13 20:23:34 +0000386
Michal Simeka94f84d2013-01-24 13:04:12 +0100387 /* Clear the Hash registers for the mac address
388 * pointed by AddressPtr
389 */
390 writel(0x0, &regs->hashl);
391 /* Write bits [63:32] in TOP */
392 writel(0x0, &regs->hashh);
Michal Simek19dfc472012-09-13 20:23:34 +0000393
Michal Simeka94f84d2013-01-24 13:04:12 +0100394 /* Clear all counters */
Michal Simekff5dbef2015-10-05 12:49:48 +0200395 for (i = 0; i < STAT_SIZE; i++)
Michal Simeka94f84d2013-01-24 13:04:12 +0100396 readl(&regs->stat[i]);
Michal Simek19dfc472012-09-13 20:23:34 +0000397
Michal Simeka94f84d2013-01-24 13:04:12 +0100398 /* Setup RxBD space */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530399 memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
Michal Simek19dfc472012-09-13 20:23:34 +0000400
Michal Simeka94f84d2013-01-24 13:04:12 +0100401 for (i = 0; i < RX_BUF; i++) {
402 priv->rx_bd[i].status = 0xF0000000;
403 priv->rx_bd[i].addr =
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530404 (lower_32_bits((ulong)(priv->rxbuffers)
405 + (i * PKTSIZE_ALIGN)));
406#if defined(CONFIG_PHYS_64BIT)
407 priv->rx_bd[i].addr_hi =
408 (upper_32_bits((ulong)(priv->rxbuffers)
409 + (i * PKTSIZE_ALIGN)));
410#endif
411 }
Michal Simeka94f84d2013-01-24 13:04:12 +0100412 /* WRAP bit to last BD */
413 priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
414 /* Write RxBDs to IP */
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530415 writel(lower_32_bits((ulong)priv->rx_bd), &regs->rxqbase);
416#if defined(CONFIG_PHYS_64BIT)
417 writel(upper_32_bits((ulong)priv->rx_bd), &regs->upper_rxqbase);
418#endif
Michal Simek19dfc472012-09-13 20:23:34 +0000419
Michal Simeka94f84d2013-01-24 13:04:12 +0100420 /* Setup for DMA Configuration register */
421 writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
Michal Simek19dfc472012-09-13 20:23:34 +0000422
Michal Simeka94f84d2013-01-24 13:04:12 +0100423 /* Setup for Network Control register, MDIO, Rx and Tx enable */
Michal Simek55ee1862016-05-30 10:43:11 +0200424 setbits_le32(&regs_mdio->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
Michal Simek19dfc472012-09-13 20:23:34 +0000425
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700426 /* Disable the second priority queue */
427 dummy_tx_bd->addr = 0;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530428#if defined(CONFIG_PHYS_64BIT)
429 dummy_tx_bd->addr_hi = 0;
430#endif
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700431 dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
432 ZYNQ_GEM_TXBUF_LAST_MASK|
433 ZYNQ_GEM_TXBUF_USED_MASK;
434
435 dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
436 ZYNQ_GEM_RXBUF_NEW_MASK;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530437#if defined(CONFIG_PHYS_64BIT)
438 dummy_rx_bd->addr_hi = 0;
439#endif
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700440 dummy_rx_bd->status = 0;
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700441
442 writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
443 writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
444
Michal Simeka94f84d2013-01-24 13:04:12 +0100445 priv->init++;
446 }
447
Michal Simekdbc0cfc2016-05-18 12:37:22 +0200448 ret = phy_startup(priv->phydev);
449 if (ret)
450 return ret;
Michal Simek19dfc472012-09-13 20:23:34 +0000451
Michal Simek43b38322015-11-30 13:44:49 +0100452 if (!priv->phydev->link) {
453 printf("%s: No link.\n", priv->phydev->dev->name);
Michal Simek216b96d2013-11-12 14:25:29 +0100454 return -1;
455 }
456
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530457 nwconfig = ZYNQ_GEM_NWCFG_INIT;
458
Siva Durga Prasad Paladugu134cfa62017-11-23 12:56:55 +0530459 /*
460 * Set SGMII enable PCS selection only if internal PCS/PMA
461 * core is used and interface is SGMII.
462 */
463 if (priv->interface == PHY_INTERFACE_MODE_SGMII &&
464 priv->int_pcs) {
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530465 nwconfig |= ZYNQ_GEM_NWCFG_SGMII_ENBL |
466 ZYNQ_GEM_NWCFG_PCS_SEL;
Siva Durga Prasad Paladugu45467002016-03-25 12:53:44 +0530467 }
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530468
Michal Simek43b38322015-11-30 13:44:49 +0100469 switch (priv->phydev->speed) {
Michal Simekd9f2c112012-10-15 14:01:23 +0200470 case SPEED_1000:
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530471 writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED1000,
Michal Simekd9f2c112012-10-15 14:01:23 +0200472 &regs->nwcfg);
Soren Brinkmann4dded982013-11-21 13:39:01 -0800473 clk_rate = ZYNQ_GEM_FREQUENCY_1000;
Michal Simekd9f2c112012-10-15 14:01:23 +0200474 break;
475 case SPEED_100:
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530476 writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED100,
Michal Simek64295952015-09-08 16:55:42 +0200477 &regs->nwcfg);
Soren Brinkmann4dded982013-11-21 13:39:01 -0800478 clk_rate = ZYNQ_GEM_FREQUENCY_100;
Michal Simekd9f2c112012-10-15 14:01:23 +0200479 break;
480 case SPEED_10:
Soren Brinkmann4dded982013-11-21 13:39:01 -0800481 clk_rate = ZYNQ_GEM_FREQUENCY_10;
Michal Simekd9f2c112012-10-15 14:01:23 +0200482 break;
483 }
Robert Hancock3d6a9e02021-03-11 16:55:50 -0600484
485#ifdef CONFIG_ARM64
486 if (priv->interface == PHY_INTERFACE_MODE_SGMII &&
487 priv->int_pcs) {
488 /*
489 * Disable AN for fixed link configuration, enable otherwise.
490 * Must be written after PCS_SEL is set in nwconfig,
491 * otherwise writes will not take effect.
492 */
493 if (priv->phydev->phy_id != PHY_FIXED_ID)
494 writel(readl(&regs->pcscntrl) | ZYNQ_GEM_PCS_CTL_ANEG_ENBL,
495 &regs->pcscntrl);
496 else
497 writel(readl(&regs->pcscntrl) & ~ZYNQ_GEM_PCS_CTL_ANEG_ENBL,
498 &regs->pcscntrl);
499 }
500#endif
David Andrey73875dc2013-04-05 17:24:24 +0200501
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700502 ret = clk_set_rate(&priv->tx_clk, clk_rate);
Michal Simek41710952021-02-09 15:28:15 +0100503 if (IS_ERR_VALUE(ret)) {
Stefan Herbrechtsmeierbb433972017-01-17 16:27:25 +0100504 dev_err(dev, "failed to set tx clock rate\n");
505 return ret;
506 }
507
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700508 ret = clk_enable(&priv->tx_clk);
Michal Simek41710952021-02-09 15:28:15 +0100509 if (ret) {
Stefan Herbrechtsmeierbb433972017-01-17 16:27:25 +0100510 dev_err(dev, "failed to enable tx clock\n");
511 return ret;
512 }
Michal Simekd9f2c112012-10-15 14:01:23 +0200513
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700514 if (priv->clk_en_info & RXCLK_EN) {
515 ret = clk_enable(&priv->rx_clk);
516 if (ret) {
517 dev_err(dev, "failed to enable rx clock\n");
518 return ret;
519 }
520 }
Michal Simekd9f2c112012-10-15 14:01:23 +0200521 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
522 ZYNQ_GEM_NWCTRL_TXEN_MASK);
523
Michal Simek19dfc472012-09-13 20:23:34 +0000524 return 0;
525}
526
Michal Simek250e05e2015-11-30 14:14:56 +0100527static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
Michal Simek19dfc472012-09-13 20:23:34 +0000528{
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530529 dma_addr_t addr;
530 u32 size;
Michal Simek250e05e2015-11-30 14:14:56 +0100531 struct zynq_gem_priv *priv = dev_get_priv(dev);
532 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek1dc446e2015-08-17 09:58:54 +0200533 struct emac_bd *current_bd = &priv->tx_bd[1];
Michal Simek19dfc472012-09-13 20:23:34 +0000534
Michal Simek19dfc472012-09-13 20:23:34 +0000535 /* Setup Tx BD */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530536 memset(priv->tx_bd, 0, sizeof(struct emac_bd));
Michal Simek19dfc472012-09-13 20:23:34 +0000537
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530538 priv->tx_bd->addr = lower_32_bits((ulong)ptr);
539#if defined(CONFIG_PHYS_64BIT)
540 priv->tx_bd->addr_hi = upper_32_bits((ulong)ptr);
541#endif
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530542 priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
Michal Simek1dc446e2015-08-17 09:58:54 +0200543 ZYNQ_GEM_TXBUF_LAST_MASK;
544 /* Dummy descriptor to mark it as the last in descriptor chain */
545 current_bd->addr = 0x0;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530546#if defined(CONFIG_PHYS_64BIT)
547 current_bd->addr_hi = 0x0;
548#endif
Michal Simek1dc446e2015-08-17 09:58:54 +0200549 current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
550 ZYNQ_GEM_TXBUF_LAST_MASK|
551 ZYNQ_GEM_TXBUF_USED_MASK;
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530552
Michal Simekb6fe7ad2015-08-17 09:50:09 +0200553 /* setup BD */
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530554 writel(lower_32_bits((ulong)priv->tx_bd), &regs->txqbase);
555#if defined(CONFIG_PHYS_64BIT)
556 writel(upper_32_bits((ulong)priv->tx_bd), &regs->upper_txqbase);
557#endif
Michal Simekb6fe7ad2015-08-17 09:50:09 +0200558
Prabhakar Kushwaha1e9e6192015-10-25 13:18:54 +0530559 addr = (ulong) ptr;
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530560 addr &= ~(ARCH_DMA_MINALIGN - 1);
561 size = roundup(len, ARCH_DMA_MINALIGN);
562 flush_dcache_range(addr, addr + size);
563 barrier();
Michal Simek19dfc472012-09-13 20:23:34 +0000564
565 /* Start transmit */
566 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
567
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530568 /* Read TX BD status */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530569 if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
570 printf("TX buffers exhausted in mid frame\n");
Michal Simek19dfc472012-09-13 20:23:34 +0000571
Álvaro Fernández Rojas918de032018-01-23 17:14:55 +0100572 return wait_for_bit_le32(&regs->txsr, ZYNQ_GEM_TSR_DONE,
573 true, 20000, true);
Michal Simek19dfc472012-09-13 20:23:34 +0000574}
575
576/* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
Michal Simek250e05e2015-11-30 14:14:56 +0100577static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
Michal Simek19dfc472012-09-13 20:23:34 +0000578{
579 int frame_len;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530580 dma_addr_t addr;
Michal Simek250e05e2015-11-30 14:14:56 +0100581 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek19dfc472012-09-13 20:23:34 +0000582 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
Michal Simek19dfc472012-09-13 20:23:34 +0000583
584 if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
Michal Simek57b02692015-12-09 14:26:48 +0100585 return -1;
Michal Simek19dfc472012-09-13 20:23:34 +0000586
587 if (!(current_bd->status &
588 (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
589 printf("GEM: SOF or EOF not set for last buffer received!\n");
Michal Simek57b02692015-12-09 14:26:48 +0100590 return -1;
Michal Simek19dfc472012-09-13 20:23:34 +0000591 }
592
593 frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
Michal Simek57b02692015-12-09 14:26:48 +0100594 if (!frame_len) {
595 printf("%s: Zero size packet?\n", __func__);
596 return -1;
597 }
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530598
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530599#if defined(CONFIG_PHYS_64BIT)
600 addr = (dma_addr_t)((current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK)
601 | ((dma_addr_t)current_bd->addr_hi << 32));
602#else
Michal Simek57b02692015-12-09 14:26:48 +0100603 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530604#endif
Michal Simek57b02692015-12-09 14:26:48 +0100605 addr &= ~(ARCH_DMA_MINALIGN - 1);
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530606
Michal Simek57b02692015-12-09 14:26:48 +0100607 *packetp = (uchar *)(uintptr_t)addr;
Michal Simek19dfc472012-09-13 20:23:34 +0000608
Stefan Theil0f407c92018-12-17 09:12:30 +0100609 invalidate_dcache_range(addr, addr + roundup(PKTSIZE_ALIGN, ARCH_DMA_MINALIGN));
610 barrier();
611
Michal Simek57b02692015-12-09 14:26:48 +0100612 return frame_len;
613}
614
615static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length)
616{
617 struct zynq_gem_priv *priv = dev_get_priv(dev);
618 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
619 struct emac_bd *first_bd;
Ashok Reddy Soma47572532020-02-23 08:01:29 -0700620 dma_addr_t addr;
Michal Simek19dfc472012-09-13 20:23:34 +0000621
Michal Simek57b02692015-12-09 14:26:48 +0100622 if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) {
623 priv->rx_first_buf = priv->rxbd_current;
624 } else {
625 current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
626 current_bd->status = 0xF0000000; /* FIXME */
627 }
Michal Simek19dfc472012-09-13 20:23:34 +0000628
Michal Simek57b02692015-12-09 14:26:48 +0100629 if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
630 first_bd = &priv->rx_bd[priv->rx_first_buf];
631 first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
632 first_bd->status = 0xF0000000;
Michal Simek19dfc472012-09-13 20:23:34 +0000633 }
634
Ashok Reddy Soma47572532020-02-23 08:01:29 -0700635 /* Flush the cache for the packet as well */
636#if defined(CONFIG_PHYS_64BIT)
637 addr = (dma_addr_t)((current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK)
638 | ((dma_addr_t)current_bd->addr_hi << 32));
639#else
640 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
641#endif
642 flush_dcache_range(addr, addr + roundup(PKTSIZE_ALIGN,
643 ARCH_DMA_MINALIGN));
644 barrier();
645
Michal Simek57b02692015-12-09 14:26:48 +0100646 if ((++priv->rxbd_current) >= RX_BUF)
647 priv->rxbd_current = 0;
648
Michal Simek139f4102015-12-09 14:16:32 +0100649 return 0;
Michal Simek19dfc472012-09-13 20:23:34 +0000650}
651
Michal Simek250e05e2015-11-30 14:14:56 +0100652static void zynq_gem_halt(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000653{
Michal Simek250e05e2015-11-30 14:14:56 +0100654 struct zynq_gem_priv *priv = dev_get_priv(dev);
655 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek19dfc472012-09-13 20:23:34 +0000656
Michal Simekd9f2c112012-10-15 14:01:23 +0200657 clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
658 ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
Michal Simek19dfc472012-09-13 20:23:34 +0000659}
660
Joe Hershberger7f4e5552016-01-26 11:57:03 -0600661__weak int zynq_board_read_rom_ethaddr(unsigned char *ethaddr)
662{
663 return -ENOSYS;
664}
665
666static int zynq_gem_read_rom_mac(struct udevice *dev)
667{
Simon Glassfa20e932020-12-03 16:55:20 -0700668 struct eth_pdata *pdata = dev_get_plat(dev);
Joe Hershberger7f4e5552016-01-26 11:57:03 -0600669
Olliver Schinaglfee13c32017-04-03 16:18:53 +0200670 if (!pdata)
671 return -ENOSYS;
Joe Hershberger7f4e5552016-01-26 11:57:03 -0600672
Olliver Schinaglfee13c32017-04-03 16:18:53 +0200673 return zynq_board_read_rom_ethaddr(pdata->enetaddr);
Joe Hershberger7f4e5552016-01-26 11:57:03 -0600674}
675
Michal Simek250e05e2015-11-30 14:14:56 +0100676static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
677 int devad, int reg)
Michal Simek19dfc472012-09-13 20:23:34 +0000678{
Michal Simek250e05e2015-11-30 14:14:56 +0100679 struct zynq_gem_priv *priv = bus->priv;
Michal Simek19dfc472012-09-13 20:23:34 +0000680 int ret;
Michal Simekd061bfd2018-06-14 09:08:44 +0200681 u16 val = 0;
Michal Simek19dfc472012-09-13 20:23:34 +0000682
Michal Simek250e05e2015-11-30 14:14:56 +0100683 ret = phyread(priv, addr, reg, &val);
684 debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
685 return val;
Michal Simek19dfc472012-09-13 20:23:34 +0000686}
687
Michal Simek250e05e2015-11-30 14:14:56 +0100688static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
689 int reg, u16 value)
Michal Simek19dfc472012-09-13 20:23:34 +0000690{
Michal Simek250e05e2015-11-30 14:14:56 +0100691 struct zynq_gem_priv *priv = bus->priv;
Michal Simek19dfc472012-09-13 20:23:34 +0000692
Michal Simek250e05e2015-11-30 14:14:56 +0100693 debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
694 return phywrite(priv, addr, reg, value);
Michal Simek19dfc472012-09-13 20:23:34 +0000695}
696
Michal Simekc86e7fc2021-12-06 16:25:20 +0100697static int zynq_gem_reset_init(struct udevice *dev)
698{
699 struct zynq_gem_priv *priv = dev_get_priv(dev);
700 int ret;
701
702 ret = reset_get_bulk(dev, &priv->resets);
703 if (ret == -ENOTSUPP || ret == -ENOENT)
704 return 0;
705 else if (ret)
706 return ret;
707
708 ret = reset_deassert_bulk(&priv->resets);
709 if (ret) {
710 reset_release_bulk(&priv->resets);
711 return ret;
712 }
713
714 return 0;
715}
716
Michal Simek250e05e2015-11-30 14:14:56 +0100717static int zynq_gem_probe(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000718{
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530719 void *bd_space;
Michal Simek250e05e2015-11-30 14:14:56 +0100720 struct zynq_gem_priv *priv = dev_get_priv(dev);
721 int ret;
Michal Simekc8142d42021-12-15 11:00:01 +0100722 struct phy phy;
723
724 if (priv->interface == PHY_INTERFACE_MODE_SGMII) {
725 ret = generic_phy_get_by_index(dev, 0, &phy);
726 if (!ret) {
727 ret = generic_phy_init(&phy);
728 if (ret)
729 return ret;
730 } else if (ret != -ENOENT) {
731 debug("could not get phy (err %d)\n", ret);
732 return ret;
733 }
734 }
Michal Simek19dfc472012-09-13 20:23:34 +0000735
Michal Simekc86e7fc2021-12-06 16:25:20 +0100736 ret = zynq_gem_reset_init(dev);
737 if (ret)
738 return ret;
739
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530740 /* Align rxbuffers to ARCH_DMA_MINALIGN */
741 priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
Michal Simekc8959f42018-06-13 15:20:35 +0200742 if (!priv->rxbuffers)
743 return -ENOMEM;
744
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530745 memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
T Karthik Reddy60bf2162020-01-15 02:15:13 -0700746 ulong addr = (ulong)priv->rxbuffers;
Stefan Theil0f407c92018-12-17 09:12:30 +0100747 flush_dcache_range(addr, addr + roundup(RX_BUF * PKTSIZE_ALIGN, ARCH_DMA_MINALIGN));
748 barrier();
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530749
Siva Durga Prasad Paladugu2b0690e2014-12-06 12:57:53 +0530750 /* Align bd_space to MMU_SECTION_SHIFT */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530751 bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
Michal Simek049c65b2020-02-06 14:36:46 +0100752 if (!bd_space) {
753 ret = -ENOMEM;
754 goto err1;
755 }
Michal Simekc8959f42018-06-13 15:20:35 +0200756
Michal Simek0afb6b22015-04-15 13:31:28 +0200757 mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
758 BD_SPACE, DCACHE_OFF);
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530759
760 /* Initialize the bd spaces for tx and rx bd's */
761 priv->tx_bd = (struct emac_bd *)bd_space;
Prabhakar Kushwaha1e9e6192015-10-25 13:18:54 +0530762 priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530763
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700764 ret = clk_get_by_name(dev, "tx_clk", &priv->tx_clk);
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +0530765 if (ret < 0) {
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700766 dev_err(dev, "failed to get tx_clock\n");
Michal Simek179f7d72021-02-11 19:03:30 +0100767 goto err2;
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +0530768 }
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +0530769
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700770 if (priv->clk_en_info & RXCLK_EN) {
771 ret = clk_get_by_name(dev, "rx_clk", &priv->rx_clk);
772 if (ret < 0) {
773 dev_err(dev, "failed to get rx_clock\n");
Michal Simek179f7d72021-02-11 19:03:30 +0100774 goto err2;
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700775 }
776 }
777
Michal Simekb0017982022-03-30 11:07:53 +0200778 if (IS_ENABLED(CONFIG_DM_ETH_PHY))
779 priv->bus = eth_phy_get_mdio_bus(dev);
Michal Simek19dfc472012-09-13 20:23:34 +0000780
Michal Simekb0017982022-03-30 11:07:53 +0200781 if (!priv->bus) {
782 priv->bus = mdio_alloc();
783 priv->bus->read = zynq_gem_miiphy_read;
784 priv->bus->write = zynq_gem_miiphy_write;
785 priv->bus->priv = priv;
786
787 ret = mdio_register_seq(priv->bus, dev_seq(dev));
788 if (ret)
789 goto err2;
790 }
791
792 if (IS_ENABLED(CONFIG_DM_ETH_PHY))
793 eth_phy_set_mdio_bus(dev, priv->bus);
Michal Simek049c65b2020-02-06 14:36:46 +0100794
795 ret = zynq_phy_init(dev);
796 if (ret)
Michael Walle465437c2021-02-10 22:41:57 +0100797 goto err3;
Michal Simek049c65b2020-02-06 14:36:46 +0100798
Michal Simekc8142d42021-12-15 11:00:01 +0100799 if (priv->interface == PHY_INTERFACE_MODE_SGMII && phy.dev) {
800 ret = generic_phy_power_on(&phy);
801 if (ret)
802 return ret;
803 }
804
T Karthik Reddy297521e2022-03-30 11:07:55 +0200805 printf("\nZYNQ GEM: %lx, mdio bus %lx, phyaddr %d, interface %s\n",
806 (ulong)priv->iobase, (ulong)priv->mdiobase, priv->phydev->addr,
807 phy_string_for_interface(priv->interface));
808
Michal Simek049c65b2020-02-06 14:36:46 +0100809 return ret;
Michal Simek19dfc472012-09-13 20:23:34 +0000810
Michael Walle465437c2021-02-10 22:41:57 +0100811err3:
812 mdio_unregister(priv->bus);
Michal Simek049c65b2020-02-06 14:36:46 +0100813err2:
Michal Simek049c65b2020-02-06 14:36:46 +0100814 free(priv->tx_bd);
Michal Simek179f7d72021-02-11 19:03:30 +0100815err1:
816 free(priv->rxbuffers);
Michal Simek049c65b2020-02-06 14:36:46 +0100817 return ret;
Michal Simek250e05e2015-11-30 14:14:56 +0100818}
Michal Simek19dfc472012-09-13 20:23:34 +0000819
Michal Simek250e05e2015-11-30 14:14:56 +0100820static int zynq_gem_remove(struct udevice *dev)
821{
822 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek19dfc472012-09-13 20:23:34 +0000823
Michal Simek250e05e2015-11-30 14:14:56 +0100824 free(priv->phydev);
825 mdio_unregister(priv->bus);
826 mdio_free(priv->bus);
Michal Simek19dfc472012-09-13 20:23:34 +0000827
Michal Simek250e05e2015-11-30 14:14:56 +0100828 return 0;
829}
830
831static const struct eth_ops zynq_gem_ops = {
832 .start = zynq_gem_init,
833 .send = zynq_gem_send,
834 .recv = zynq_gem_recv,
Michal Simek57b02692015-12-09 14:26:48 +0100835 .free_pkt = zynq_gem_free_pkt,
Michal Simek250e05e2015-11-30 14:14:56 +0100836 .stop = zynq_gem_halt,
837 .write_hwaddr = zynq_gem_setup_mac,
Joe Hershberger7f4e5552016-01-26 11:57:03 -0600838 .read_rom_hwaddr = zynq_gem_read_rom_mac,
Michal Simek250e05e2015-11-30 14:14:56 +0100839};
Michal Simeke9ecc1c2015-11-30 13:58:36 +0100840
Simon Glassaad29ae2020-12-03 16:55:21 -0700841static int zynq_gem_of_to_plat(struct udevice *dev)
Michal Simek250e05e2015-11-30 14:14:56 +0100842{
Simon Glassfa20e932020-12-03 16:55:20 -0700843 struct eth_pdata *pdata = dev_get_plat(dev);
Michal Simek250e05e2015-11-30 14:14:56 +0100844 struct zynq_gem_priv *priv = dev_get_priv(dev);
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530845 struct ofnode_phandle_args phandle_args;
Michal Simek3c4ce3c2015-11-30 14:17:50 +0100846 const char *phy_mode;
Michal Simek250e05e2015-11-30 14:14:56 +0100847
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530848 pdata->iobase = (phys_addr_t)dev_read_addr(dev);
Michal Simek250e05e2015-11-30 14:14:56 +0100849 priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
Michal Simek55ee1862016-05-30 10:43:11 +0200850 priv->mdiobase = priv->iobase;
Michal Simek250e05e2015-11-30 14:14:56 +0100851 /* Hardcode for now */
Michal Simekc6aa4132015-12-09 09:29:12 +0100852 priv->phyaddr = -1;
Michal Simek250e05e2015-11-30 14:14:56 +0100853
Michal Simek81145382018-09-20 09:42:27 +0200854 if (!dev_read_phandle_with_args(dev, "phy-handle", NULL, 0, 0,
855 &phandle_args)) {
Michal Simek8ec90662016-05-30 10:43:11 +0200856 fdt_addr_t addr;
857 ofnode parent;
858
Michal Simek81145382018-09-20 09:42:27 +0200859 debug("phy-handle does exist %s\n", dev->name);
Michal Simekb0017982022-03-30 11:07:53 +0200860 if (!(IS_ENABLED(CONFIG_DM_ETH_PHY)))
861 priv->phyaddr = ofnode_read_u32_default
862 (phandle_args.node, "reg", -1);
863
Michal Simek81145382018-09-20 09:42:27 +0200864 priv->phy_of_node = phandle_args.node;
865 priv->max_speed = ofnode_read_u32_default(phandle_args.node,
866 "max-speed",
867 SPEED_1000);
Michal Simek8ec90662016-05-30 10:43:11 +0200868
869 parent = ofnode_get_parent(phandle_args.node);
Michal Simekeac3c672021-12-06 14:53:17 +0100870 if (ofnode_name_eq(parent, "mdio"))
871 parent = ofnode_get_parent(parent);
872
Michal Simek8ec90662016-05-30 10:43:11 +0200873 addr = ofnode_get_addr(parent);
874 if (addr != FDT_ADDR_T_NONE) {
875 debug("MDIO bus not found %s\n", dev->name);
876 priv->mdiobase = (struct zynq_gem_regs *)addr;
877 }
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530878 }
Michal Simek250e05e2015-11-30 14:14:56 +0100879
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530880 phy_mode = dev_read_prop(dev, "phy-mode", NULL);
Michal Simek3c4ce3c2015-11-30 14:17:50 +0100881 if (phy_mode)
882 pdata->phy_interface = phy_get_interface_by_name(phy_mode);
883 if (pdata->phy_interface == -1) {
884 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
885 return -EINVAL;
886 }
887 priv->interface = pdata->phy_interface;
888
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530889 priv->int_pcs = dev_read_bool(dev, "is-internal-pcspma");
Siva Durga Prasad Paladugu134cfa62017-11-23 12:56:55 +0530890
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700891 priv->clk_en_info = dev_get_driver_data(dev);
892
Michal Simek250e05e2015-11-30 14:14:56 +0100893 return 0;
Michal Simek19dfc472012-09-13 20:23:34 +0000894}
Michal Simek250e05e2015-11-30 14:14:56 +0100895
896static const struct udevice_id zynq_gem_ids[] = {
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700897 { .compatible = "cdns,versal-gem", .data = RXCLK_EN },
Michal Simek250e05e2015-11-30 14:14:56 +0100898 { .compatible = "cdns,zynqmp-gem" },
899 { .compatible = "cdns,zynq-gem" },
900 { .compatible = "cdns,gem" },
901 { }
902};
903
904U_BOOT_DRIVER(zynq_gem) = {
905 .name = "zynq_gem",
906 .id = UCLASS_ETH,
907 .of_match = zynq_gem_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -0700908 .of_to_plat = zynq_gem_of_to_plat,
Michal Simek250e05e2015-11-30 14:14:56 +0100909 .probe = zynq_gem_probe,
910 .remove = zynq_gem_remove,
911 .ops = &zynq_gem_ops,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700912 .priv_auto = sizeof(struct zynq_gem_priv),
Simon Glass71fa5b42020-12-03 16:55:18 -0700913 .plat_auto = sizeof(struct eth_pdata),
Michal Simek250e05e2015-11-30 14:14:56 +0100914};