blob: bd0a3f571622d9deebb0536bc0c3095add507ca6 [file] [log] [blame]
Jon Loeliger465b9d82006-04-27 10:15:16 -05001/*
Kumar Gala46b208982011-01-04 17:45:13 -06002 * Copyright 2006, 2010-2011 Freescale Semiconductor.
Jon Loeliger465b9d82006-04-27 10:15:16 -05003 *
Jon Loeliger5c8aa972006-04-26 17:58:56 -05004 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02006 * SPDX-License-Identifier: GPL-2.0+
Jon Loeliger5c8aa972006-04-26 17:58:56 -05007 */
8
9/*
Jon Loeliger465b9d82006-04-27 10:15:16 -050010 * MPC8641HPCN board configuration file
Jon Loeliger5c8aa972006-04-26 17:58:56 -050011 *
12 * Make sure you change the MAC address and other network params first,
Joe Hershberger76f353e2015-05-04 14:55:14 -050013 * search for CONFIG_SERVERIP, etc. in this file.
Jon Loeliger5c8aa972006-04-26 17:58:56 -050014 */
15
16#ifndef __CONFIG_H
17#define __CONFIG_H
18
York Sun4bd582d2014-04-30 14:43:49 -070019#define CONFIG_DISPLAY_BOARDINFO
20
Jon Loeliger5c8aa972006-04-26 17:58:56 -050021/* High Level Configuration Options */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050022#define CONFIG_MPC8641 1 /* MPC8641 specific */
23#define CONFIG_MPC8641HPCN 1 /* MPC8641HPCN board specific */
Kumar Gala56d150e2009-03-31 23:02:38 -050024#define CONFIG_MP 1 /* support multiple processors */
Wolfgang Denka1be4762008-05-20 16:00:29 +020025#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
Becky Bruce0bd25092008-11-06 17:37:35 -060026/*#define CONFIG_PHYS_64BIT 1*/ /* Place devices in 36-bit space */
Becky Bruce16334362009-02-03 18:10:54 -060027#define CONFIG_ADDR_MAP 1 /* Use addr map */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050028
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020029/*
30 * default CCSRBAR is at 0xff700000
31 * assume U-Boot is less than 0.5MB
32 */
33#define CONFIG_SYS_TEXT_BASE 0xeff00000
34
Jon Loeliger5c8aa972006-04-26 17:58:56 -050035#ifdef RUN_DIAG
Becky Bruce05ddb882008-11-05 14:55:33 -060036#define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050037#endif
Jon Loeliger465b9d82006-04-27 10:15:16 -050038
Becky Bruce6c2bec32008-10-31 17:14:14 -050039/*
Becky Bruced1cb6cb2008-11-03 15:44:01 -060040 * virtual address to be used for temporary mappings. There
41 * should be 128k free at this VA.
42 */
43#define CONFIG_SYS_SCRATCH_VA 0xe0000000
44
Kumar Gala46b208982011-01-04 17:45:13 -060045#define CONFIG_SYS_SRIO
46#define CONFIG_SRIO1 /* SRIO port 1 */
Becky Bruce6c2bec32008-10-31 17:14:14 -050047
Ed Swarthout91080f72007-08-02 14:09:49 -050048#define CONFIG_PCI 1 /* Enable PCI/PCIE */
Kumar Galae78f6652010-07-09 00:02:34 -050049#define CONFIG_PCIE1 1 /* PCIE controler 1 (ULI bridge) */
50#define CONFIG_PCIE2 1 /* PCIE controler 2 (slot) */
Ed Swarthout91080f72007-08-02 14:09:49 -050051#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Kumar Gala6f2c1e92008-10-21 18:06:15 -050052#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Becky Bruceb415b562008-01-23 16:31:01 -060053#define CONFIG_FSL_LAW 1 /* Use common FSL law init code */
Jon Loeliger465b9d82006-04-27 10:15:16 -050054
Wolfgang Denka1be4762008-05-20 16:00:29 +020055#define CONFIG_TSEC_ENET /* tsec ethernet support */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050056#define CONFIG_ENV_OVERWRITE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050057
Peter Tyser86dee4a2010-10-07 22:32:48 -050058#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
Becky Bruce03ea1be2008-05-08 19:02:12 -050059#define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
Becky Bruce16334362009-02-03 18:10:54 -060060#define CONFIG_SYS_NUM_ADDR_MAP 8 /* Number of addr map slots = 8 dbats */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050061
Wolfgang Denka1be4762008-05-20 16:00:29 +020062#define CONFIG_ALTIVEC 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -050063
Jon Loeliger465b9d82006-04-27 10:15:16 -050064/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050065 * L2CR setup -- make sure this is right for your board!
66 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020067#define CONFIG_SYS_L2
Jon Loeliger5c8aa972006-04-26 17:58:56 -050068#define L2_INIT 0
69#define L2_ENABLE (L2CR_L2E)
70
71#ifndef CONFIG_SYS_CLK_FREQ
Ed Swarthout91080f72007-08-02 14:09:49 -050072#ifndef __ASSEMBLY__
73extern unsigned long get_board_sys_clk(unsigned long dummy);
74#endif
Wolfgang Denka1be4762008-05-20 16:00:29 +020075#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -050076#endif
77
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
79#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -050080
Jon Loeliger5c8aa972006-04-26 17:58:56 -050081/*
Becky Bruce0bd25092008-11-06 17:37:35 -060082 * With the exception of PCI Memory and Rapid IO, most devices will simply
83 * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
84 * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0.
85 */
86#ifdef CONFIG_PHYS_64BIT
Becky Brucec8ef3aa2011-10-03 19:10:51 -050087#define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f
Becky Bruce0bd25092008-11-06 17:37:35 -060088#else
Becky Brucec8ef3aa2011-10-03 19:10:51 -050089#define CONFIG_SYS_PHYS_ADDR_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -060090#endif
91
92/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050093 * Base addresses -- Note these are effective addresses where the
94 * actual resources get mapped (not physical addresses)
95 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020096#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
Becky Bruce8c2ebd02008-11-06 17:36:04 -060097#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050099
Becky Bruce0bd25092008-11-06 17:37:35 -0600100/* Physical addresses */
101#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500102#define CONFIG_SYS_CCSRBAR_PHYS_HIGH CONFIG_SYS_PHYS_ADDR_HIGH
103#define CONFIG_SYS_CCSRBAR_PHYS \
104 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
105 CONFIG_SYS_CCSRBAR_PHYS_HIGH)
Becky Bruce0bd25092008-11-06 17:37:35 -0600106
york93799ca2010-07-02 22:25:52 +0000107#define CONFIG_HWCONFIG /* use hwconfig to control memory interleaving */
108
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500109/*
110 * DDR Setup
111 */
York Sunf0626592013-09-30 09:22:09 -0700112#define CONFIG_SYS_FSL_DDR2
Kumar Galacad506c2008-08-26 15:01:35 -0500113#undef CONFIG_FSL_DDR_INTERACTIVE
114#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
115#define CONFIG_DDR_SPD
116
117#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
118#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
119
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
121#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Becky Bruced1cb6cb2008-11-03 15:44:01 -0600122#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Jin Zhengxiong439498f2006-07-13 10:35:10 -0500123#define CONFIG_VERY_BIG_RAM
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500124
Kumar Galacad506c2008-08-26 15:01:35 -0500125#define CONFIG_NUM_DDR_CONTROLLERS 2
126#define CONFIG_DIMM_SLOTS_PER_CTLR 2
127#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500128
Kumar Galacad506c2008-08-26 15:01:35 -0500129/*
130 * I2C addresses of SPD EEPROMs
131 */
132#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
133#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */
134#define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */
135#define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500136
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500137
Kumar Galacad506c2008-08-26 15:01:35 -0500138/*
139 * These are used when DDR doesn't use SPD.
140 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
142#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
143#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
144#define CONFIG_SYS_DDR_TIMING_3 0x00000000
145#define CONFIG_SYS_DDR_TIMING_0 0x00260802
146#define CONFIG_SYS_DDR_TIMING_1 0x39357322
147#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
148#define CONFIG_SYS_DDR_MODE_1 0x00480432
149#define CONFIG_SYS_DDR_MODE_2 0x00000000
150#define CONFIG_SYS_DDR_INTERVAL 0x06090100
151#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
152#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
153#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
154#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
155#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
156#define CONFIG_SYS_DDR_CONTROL2 0x04400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500157
Jon Loeliger4eab6232008-01-15 13:42:41 -0600158#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_I2C_EEPROM_NXID
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200160#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
162#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500163
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600164#define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500165#define CONFIG_SYS_FLASH_BASE_PHYS_LOW CONFIG_SYS_FLASH_BASE
166#define CONFIG_SYS_FLASH_BASE_PHYS \
167 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
168 CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce0bd25092008-11-06 17:37:35 -0600169
Becky Bruce1f642fc2009-02-02 16:34:52 -0600170#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500171
Becky Bruce0bd25092008-11-06 17:37:35 -0600172#define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
173 | 0x00001001) /* port size 16bit */
174#define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500175
Becky Bruce0bd25092008-11-06 17:37:35 -0600176#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \
177 | 0x00001001) /* port size 16bit */
178#define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500179
Becky Bruce0bd25092008-11-06 17:37:35 -0600180#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \
181 | 0x00000801) /* port size 8bit */
182#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500183
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600184/*
185 * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
186 * The PIXIS and CF by themselves aren't large enough to take up the 128k
187 * required for the smallest BAT mapping, so there's a 64k hole.
188 */
189#define CONFIG_SYS_LBC_BASE 0xffde0000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500190#define CONFIG_SYS_LBC_BASE_PHYS_LOW CONFIG_SYS_LBC_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500191
Kim Phillips53b34982007-08-21 17:00:17 -0500192#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600193#define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500194#define PIXIS_BASE_PHYS_LOW (CONFIG_SYS_LBC_BASE_PHYS_LOW + 0x00010000)
195#define PIXIS_BASE_PHYS PAIRED_PHYS_TO_PHYS(PIXIS_BASE_PHYS_LOW, \
196 CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600197#define PIXIS_SIZE 0x00008000 /* 32k */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500198#define PIXIS_ID 0x0 /* Board ID at offset 0 */
199#define PIXIS_VER 0x1 /* Board version at offset 1 */
200#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
201#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
202#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
203#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
204#define PIXIS_VCTL 0x10 /* VELA Control Register */
205#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
206#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
207#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galaaba63972009-07-15 13:45:00 -0500208#define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
209#define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500210#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
211#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
212#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
213#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200214#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500215
Becky Bruce74d126f2008-10-31 17:13:49 -0500216/* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600217#define CF_BASE (PIXIS_BASE + PIXIS_SIZE)
Becky Bruce0bd25092008-11-06 17:37:35 -0600218#define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE)
Becky Bruce74d126f2008-10-31 17:13:49 -0500219
Becky Bruce2e1aef02008-11-05 14:55:32 -0600220#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500222
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#undef CONFIG_SYS_FLASH_CHECKSUM
224#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
225#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200226#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Becky Bruce2a978672008-11-05 14:55:35 -0600227#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500228
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200229#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200230#define CONFIG_SYS_FLASH_CFI
231#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500232
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
234#define CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500235#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#undef CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500237#endif
238
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#if defined(CONFIG_SYS_RAMBOOT)
Jin Zhengxiong-R64188377d5962006-06-27 18:11:54 +0800240#undef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_SDRAM_SIZE 256
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500242#endif
243
244#undef CONFIG_CLOCKS_IN_MHZ
245
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_INIT_RAM_LOCK 1
247#ifndef CONFIG_SYS_INIT_RAM_LOCK
248#define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500249#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200250#define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500251#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200252#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500253
Wolfgang Denk0191e472010-10-26 14:34:52 +0200254#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500256
Scott Wood8a9f2e02015-04-15 16:13:48 -0500257#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200258#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500259
260/* Serial Port */
261#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262#define CONFIG_SYS_NS16550_SERIAL
263#define CONFIG_SYS_NS16550_REG_SIZE 1
264#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500265
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200266#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500267 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
268
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200269#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
270#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500271
272/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_HUSH_PARSER
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500274
Jon Loeliger465b9d82006-04-27 10:15:16 -0500275/*
Jon Loeliger20836d42006-05-19 13:22:44 -0500276 * I2C
277 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200278#define CONFIG_SYS_I2C
279#define CONFIG_SYS_I2C_FSL
280#define CONFIG_SYS_FSL_I2C_SPEED 400000
281#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
282#define CONFIG_SYS_FSL_I2C_OFFSET 0x3100
283#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500284
Jon Loeliger20836d42006-05-19 13:22:44 -0500285/*
286 * RapidIO MMU
287 */
Kumar Gala46b208982011-01-04 17:45:13 -0600288#define CONFIG_SYS_SRIO1_MEM_BASE 0x80000000 /* base address */
Becky Bruce0bd25092008-11-06 17:37:35 -0600289#ifdef CONFIG_PHYS_64BIT
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500290#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW 0x00000000
291#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x0000000c
Becky Bruce0bd25092008-11-06 17:37:35 -0600292#else
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500293#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW CONFIG_SYS_SRIO1_MEM_BASE
294#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600295#endif
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500296#define CONFIG_SYS_SRIO1_MEM_PHYS \
297 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
298 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH)
Kumar Gala46b208982011-01-04 17:45:13 -0600299#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500300
301/*
302 * General PCI
303 * Addresses are mapped 1-1.
304 */
Becky Bruced3b51a22009-02-03 18:10:53 -0600305
Kumar Galadbbfb002010-12-17 10:47:36 -0600306#define CONFIG_SYS_PCIE1_NAME "ULI"
Kumar Galae78f6652010-07-09 00:02:34 -0500307#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600308#ifdef CONFIG_PHYS_64BIT
Kumar Galae78f6652010-07-09 00:02:34 -0500309#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500310#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW 0x00000000
311#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x0000000c
Becky Bruce0bd25092008-11-06 17:37:35 -0600312#else
Kumar Galae78f6652010-07-09 00:02:34 -0500313#define CONFIG_SYS_PCIE1_MEM_BUS CONFIG_SYS_PCIE1_MEM_VIRT
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500314#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW CONFIG_SYS_PCIE1_MEM_VIRT
315#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600316#endif
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500317#define CONFIG_SYS_PCIE1_MEM_PHYS \
318 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
319 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH)
Kumar Galae78f6652010-07-09 00:02:34 -0500320#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
321#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
322#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500323#define CONFIG_SYS_PCIE1_IO_PHYS_LOW CONFIG_SYS_PCIE1_IO_VIRT
324#define CONFIG_SYS_PCIE1_IO_PHYS \
325 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
326 CONFIG_SYS_PHYS_ADDR_HIGH)
Kumar Galae78f6652010-07-09 00:02:34 -0500327#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64K */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500328
Becky Bruce6a026a62009-02-03 18:10:56 -0600329#ifdef CONFIG_PHYS_64BIT
330/*
Kumar Galae78f6652010-07-09 00:02:34 -0500331 * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT.
Becky Bruce6a026a62009-02-03 18:10:56 -0600332 * This will increase the amount of PCI address space available for
333 * for mapping RAM.
334 */
Kumar Galae78f6652010-07-09 00:02:34 -0500335#define CONFIG_SYS_PCIE2_MEM_BUS CONFIG_SYS_PCIE1_MEM_BUS
Becky Bruce6a026a62009-02-03 18:10:56 -0600336#else
Kumar Galae78f6652010-07-09 00:02:34 -0500337#define CONFIG_SYS_PCIE2_MEM_BUS (CONFIG_SYS_PCIE1_MEM_BUS \
338 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Bruce6a026a62009-02-03 18:10:56 -0600339#endif
Kumar Galae78f6652010-07-09 00:02:34 -0500340#define CONFIG_SYS_PCIE2_MEM_VIRT (CONFIG_SYS_PCIE1_MEM_VIRT \
341 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500342#define CONFIG_SYS_PCIE2_MEM_PHYS_LOW (CONFIG_SYS_PCIE1_MEM_PHYS_LOW \
343 + CONFIG_SYS_PCIE1_MEM_SIZE)
344#define CONFIG_SYS_PCIE2_MEM_PHYS_HIGH CONFIG_SYS_PCIE1_MEM_PHYS_HIGH
Kumar Galae78f6652010-07-09 00:02:34 -0500345#define CONFIG_SYS_PCIE2_MEM_PHYS (CONFIG_SYS_PCIE1_MEM_PHYS \
346 + CONFIG_SYS_PCIE1_MEM_SIZE)
347#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
348#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
349#define CONFIG_SYS_PCIE2_IO_VIRT (CONFIG_SYS_PCIE1_IO_VIRT \
350 + CONFIG_SYS_PCIE1_IO_SIZE)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500351#define CONFIG_SYS_PCIE2_IO_PHYS_LOW (CONFIG_SYS_PCIE1_IO_PHYS_LOW \
352 + CONFIG_SYS_PCIE1_IO_SIZE)
Kumar Galae78f6652010-07-09 00:02:34 -0500353#define CONFIG_SYS_PCIE2_IO_PHYS (CONFIG_SYS_PCIE1_IO_PHYS \
354 + CONFIG_SYS_PCIE1_IO_SIZE)
355#define CONFIG_SYS_PCIE2_IO_SIZE CONFIG_SYS_PCIE1_IO_SIZE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500356
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500357#if defined(CONFIG_PCI)
358
Wolfgang Denka1be4762008-05-20 16:00:29 +0200359#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500360
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200361#undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500362
Wolfgang Denka1be4762008-05-20 16:00:29 +0200363#define CONFIG_PCI_PNP /* do pci plug-and-play */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500364
365#define CONFIG_RTL8139
366
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500367#undef CONFIG_EEPRO100
368#undef CONFIG_TULIP
369
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200370/************************************************************
371 * USB support
372 ************************************************************/
Wolfgang Denka1be4762008-05-20 16:00:29 +0200373#define CONFIG_PCI_OHCI 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200374#define CONFIG_USB_OHCI_NEW 1
Wolfgang Denka1be4762008-05-20 16:00:29 +0200375#define CONFIG_USB_KEYBOARD 1
Jean-Christophe PLAGNIOL-VILLARD2a7a0312009-05-16 12:14:54 +0200376#define CONFIG_SYS_STDIO_DEREGISTER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200377#define CONFIG_SYS_USB_EVENT_POLL 1
378#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
379#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
380#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200381
Jason Jinbb20f352007-07-13 12:14:58 +0800382/*PCIE video card used*/
Kumar Galae78f6652010-07-09 00:02:34 -0500383#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800384
385/*PCI video card used*/
Kumar Galae78f6652010-07-09 00:02:34 -0500386/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT*/
Jason Jinbb20f352007-07-13 12:14:58 +0800387
388/* video */
389#define CONFIG_VIDEO
390
391#if defined(CONFIG_VIDEO)
392#define CONFIG_BIOSEMU
393#define CONFIG_CFB_CONSOLE
394#define CONFIG_VIDEO_SW_CURSOR
395#define CONFIG_VGA_AS_SINGLE_DEVICE
396#define CONFIG_ATI_RADEON_FB
397#define CONFIG_VIDEO_LOGO
Kumar Galae78f6652010-07-09 00:02:34 -0500398#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800399#endif
400
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500401#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500402
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800403#define CONFIG_DOS_PARTITION
404#define CONFIG_SCSI_AHCI
405
406#ifdef CONFIG_SCSI_AHCI
Rob Herring83f66482013-08-24 10:10:54 -0500407#define CONFIG_LIBATA
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800408#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200409#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
410#define CONFIG_SYS_SCSI_MAX_LUN 1
411#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
412#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800413#endif
414
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500415#endif /* CONFIG_PCI */
416
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500417#if defined(CONFIG_TSEC_ENET)
418
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500419#define CONFIG_MII 1 /* MII PHY management */
420
Wolfgang Denka1be4762008-05-20 16:00:29 +0200421#define CONFIG_TSEC1 1
422#define CONFIG_TSEC1_NAME "eTSEC1"
423#define CONFIG_TSEC2 1
424#define CONFIG_TSEC2_NAME "eTSEC2"
425#define CONFIG_TSEC3 1
426#define CONFIG_TSEC3_NAME "eTSEC3"
427#define CONFIG_TSEC4 1
428#define CONFIG_TSEC4_NAME "eTSEC4"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500429
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500430#define TSEC1_PHY_ADDR 0
431#define TSEC2_PHY_ADDR 1
432#define TSEC3_PHY_ADDR 2
433#define TSEC4_PHY_ADDR 3
434#define TSEC1_PHYIDX 0
435#define TSEC2_PHYIDX 0
436#define TSEC3_PHYIDX 0
437#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500438#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
439#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
440#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
441#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500442
443#define CONFIG_ETHPRIME "eTSEC1"
444
445#endif /* CONFIG_TSEC_ENET */
446
Becky Bruce0bd25092008-11-06 17:37:35 -0600447
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500448#ifdef CONFIG_PHYS_64BIT
Becky Bruce0bd25092008-11-06 17:37:35 -0600449#define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
450#define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
451
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500452/* Put physical address into the BAT format */
453#define BAT_PHYS_ADDR(low, high) \
454 (low | PHYS_HIGH_TO_BXPN(high) | PHYS_HIGH_TO_BX(high))
455/* Convert high/low pairs to actual 64-bit value */
456#define PAIRED_PHYS_TO_PHYS(low, high) (low | ((u64)high << 32))
457#else
458/* 32-bit systems just ignore the "high" bits */
459#define BAT_PHYS_ADDR(low, high) (low)
460#define PAIRED_PHYS_TO_PHYS(low, high) (low)
461#endif
462
Jon Loeliger20836d42006-05-19 13:22:44 -0500463/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600464 * BAT0 DDR
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500465 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200466#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Timur Tabi107e9cd2010-03-29 12:51:07 -0500467#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500468
Jon Loeliger20836d42006-05-19 13:22:44 -0500469/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600470 * BAT1 LBC (PIXIS/CF)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500471 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500472#define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
473 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600474 | BATL_PP_RW | BATL_CACHEINHIBIT | \
475 BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600476#define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \
477 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500478#define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
479 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600480 | BATL_PP_RW | BATL_MEMCOHERENCE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600481#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500482
483/* if CONFIG_PCI:
Kumar Galae78f6652010-07-09 00:02:34 -0500484 * BAT2 PCIE1 and PCIE1 MEM
Becky Bruce6c2bec32008-10-31 17:14:14 -0500485 * if CONFIG_RIO
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600486 * BAT2 Rapidio Memory
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500487 */
Becky Bruce6c2bec32008-10-31 17:14:14 -0500488#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000489#define CONFIG_PCI_INDIRECT_BRIDGE
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500490#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
491 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600492 | BATL_PP_RW | BATL_CACHEINHIBIT \
493 | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500494#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \
Becky Bruce6c2bec32008-10-31 17:14:14 -0500495 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500496#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
497 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600498 | BATL_PP_RW | BATL_CACHEINHIBIT)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500499#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
500#else /* CONFIG_RIO */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500501#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
502 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600503 | BATL_PP_RW | BATL_CACHEINHIBIT | \
504 BATL_GUARDEDSTORAGE)
Kumar Gala46b208982011-01-04 17:45:13 -0600505#define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \
Becky Bruce0bd25092008-11-06 17:37:35 -0600506 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500507#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
508 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600509 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200510#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500511#endif
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500512
Jon Loeliger20836d42006-05-19 13:22:44 -0500513/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600514 * BAT3 CCSR Space
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500515 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500516#define CONFIG_SYS_DBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
517 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600518 | BATL_PP_RW | BATL_CACHEINHIBIT \
519 | BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600520#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
521 | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500522#define CONFIG_SYS_IBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
523 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600524 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200525#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500526
Becky Bruce0bd25092008-11-06 17:37:35 -0600527#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
528#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
529 | BATL_PP_RW | BATL_CACHEINHIBIT \
530 | BATL_GUARDEDSTORAGE)
531#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
532 | BATU_BL_1M | BATU_VS | BATU_VP)
533#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
534 | BATL_PP_RW | BATL_CACHEINHIBIT)
535#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
536#endif
537
Jon Loeliger20836d42006-05-19 13:22:44 -0500538/*
Kumar Galae78f6652010-07-09 00:02:34 -0500539 * BAT4 PCIE1_IO and PCIE2_IO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500540 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500541#define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
542 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600543 | BATL_PP_RW | BATL_CACHEINHIBIT \
544 | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500545#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600546 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500547#define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
548 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600549 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200550#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500551
Jon Loeliger20836d42006-05-19 13:22:44 -0500552/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600553 * BAT5 Init RAM for stack in the CPU DCache (no backing memory)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500554 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200555#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
556#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
557#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
558#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500559
Jon Loeliger20836d42006-05-19 13:22:44 -0500560/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600561 * BAT6 FLASH
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500562 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500563#define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
564 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600565 | BATL_PP_RW | BATL_CACHEINHIBIT \
566 | BATL_GUARDEDSTORAGE)
Becky Bruce2e1aef02008-11-05 14:55:32 -0600567#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
568 | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500569#define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
570 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600571 | BATL_PP_RW | BATL_MEMCOHERENCE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200572#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500573
Becky Bruce2a978672008-11-05 14:55:35 -0600574/* Map the last 1M of flash where we're running from reset */
575#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
576 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200577#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
Becky Bruce2a978672008-11-05 14:55:35 -0600578#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
579 | BATL_MEMCOHERENCE)
580#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
581
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600582/*
583 * BAT7 FREE - used later for tmp mappings
584 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200585#define CONFIG_SYS_DBAT7L 0x00000000
586#define CONFIG_SYS_DBAT7U 0x00000000
587#define CONFIG_SYS_IBAT7L 0x00000000
588#define CONFIG_SYS_IBAT7U 0x00000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500589
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500590/*
591 * Environment
592 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200593#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200594 #define CONFIG_ENV_IS_IN_FLASH 1
Scott Wood8a9f2e02015-04-15 16:13:48 -0500595 #define CONFIG_ENV_ADDR \
596 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200597 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500598#else
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200599 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200600 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jon Loeliger465b9d82006-04-27 10:15:16 -0500601#endif
Becky Bruce8ec01a32008-11-05 14:55:31 -0600602#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500603
604#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200605#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500606
Jon Loeliger46b6c792007-06-11 19:03:44 -0500607
608/*
Jon Loeligered26c742007-07-10 09:10:49 -0500609 * BOOTP options
610 */
611#define CONFIG_BOOTP_BOOTFILESIZE
612#define CONFIG_BOOTP_BOOTPATH
613#define CONFIG_BOOTP_GATEWAY
614#define CONFIG_BOOTP_HOSTNAME
615
616
617/*
Jon Loeliger46b6c792007-06-11 19:03:44 -0500618 * Command line configuration.
619 */
Jon Loeliger46b6c792007-06-11 19:03:44 -0500620#define CONFIG_CMD_PING
621#define CONFIG_CMD_I2C
Becky Bruceb0b30942008-01-23 16:31:06 -0600622#define CONFIG_CMD_REGINFO
Jon Loeliger46b6c792007-06-11 19:03:44 -0500623
Jon Loeliger46b6c792007-06-11 19:03:44 -0500624#if defined(CONFIG_PCI)
625 #define CONFIG_CMD_PCI
626 #define CONFIG_CMD_SCSI
627 #define CONFIG_CMD_EXT2
Zhang Wei7afff8b2007-10-25 17:30:04 +0800628 #define CONFIG_CMD_USB
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500629#endif
630
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500631
632#undef CONFIG_WATCHDOG /* watchdog disabled */
633
634/*
635 * Miscellaneous configurable options
636 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200637#define CONFIG_SYS_LONGHELP /* undef to save memory */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200638#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200639#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500640
Jon Loeliger46b6c792007-06-11 19:03:44 -0500641#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200642 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500643#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200644 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500645#endif
646
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200647#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
648#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
649#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500650
651/*
652 * For booting Linux, the board info and command line data
653 * have to be in the first 8 MB of memory, since this is
654 * the maximum mapped by the Linux kernel during initialization.
655 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200656#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500657
Jon Loeliger46b6c792007-06-11 19:03:44 -0500658#if defined(CONFIG_CMD_KGDB)
659 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500660#endif
661
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500662/*
663 * Environment Configuration
664 */
665
Andy Fleming458c3892007-08-16 16:35:02 -0500666#define CONFIG_HAS_ETH0 1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500667#define CONFIG_HAS_ETH1 1
668#define CONFIG_HAS_ETH2 1
669#define CONFIG_HAS_ETH3 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500670
Jon Loeliger4982cda2006-05-09 08:23:49 -0500671#define CONFIG_IPADDR 192.168.1.100
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500672
673#define CONFIG_HOSTNAME unknown
Joe Hershberger257ff782011-10-13 13:03:47 +0000674#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000675#define CONFIG_BOOTFILE "uImage"
Ed Swarthout87c86182007-06-05 12:30:52 -0500676#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500677
Jon Loeliger465b9d82006-04-27 10:15:16 -0500678#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger4982cda2006-05-09 08:23:49 -0500679#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500680#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500681
Jon Loeliger465b9d82006-04-27 10:15:16 -0500682/* default location for tftp and bootm */
683#define CONFIG_LOADADDR 1000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500684
685#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200686#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500687
688#define CONFIG_BAUDRATE 115200
689
Wolfgang Denka1be4762008-05-20 16:00:29 +0200690#define CONFIG_EXTRA_ENV_SETTINGS \
691 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200692 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200693 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200694 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
695 " +$filesize; " \
696 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
697 " +$filesize; " \
698 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
699 " $filesize; " \
700 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
701 " +$filesize; " \
702 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
703 " $filesize\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200704 "consoledev=ttyS0\0" \
705 "ramdiskaddr=2000000\0" \
706 "ramdiskfile=your.ramdisk.u-boot\0" \
707 "fdtaddr=c00000\0" \
708 "fdtfile=mpc8641_hpcn.dtb\0" \
Becky Bruce0bd25092008-11-06 17:37:35 -0600709 "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \
710 "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200711 "maxcpus=2"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500712
713
Wolfgang Denka1be4762008-05-20 16:00:29 +0200714#define CONFIG_NFSBOOTCOMMAND \
715 "setenv bootargs root=/dev/nfs rw " \
716 "nfsroot=$serverip:$rootpath " \
717 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
718 "console=$consoledev,$baudrate $othbootargs;" \
719 "tftp $loadaddr $bootfile;" \
720 "tftp $fdtaddr $fdtfile;" \
721 "bootm $loadaddr - $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500722
Wolfgang Denka1be4762008-05-20 16:00:29 +0200723#define CONFIG_RAMBOOTCOMMAND \
724 "setenv bootargs root=/dev/ram rw " \
725 "console=$consoledev,$baudrate $othbootargs;" \
726 "tftp $ramdiskaddr $ramdiskfile;" \
727 "tftp $loadaddr $bootfile;" \
728 "tftp $fdtaddr $fdtfile;" \
729 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500730
731#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
732
733#endif /* __CONFIG_H */