blob: 1c3f78798eff87d560036e0f9c93d61dd521eb25 [file] [log] [blame]
Hou Zhiqiang1a2961d2019-08-20 09:35:29 +00001// SPDX-License-Identifier: GPL-2.0+ OR X11
2/*
3 * P2020 Silicon/SoC Device Tree Source (post include)
4 *
5 * Copyright 2013 Freescale Semiconductor Inc.
6 * Copyright 2019 NXP
7 */
8
9&soc {
10 #address-cells = <1>;
11 #size-cells = <1>;
12 device_type = "soc";
13 compatible = "fsl,p2020-immr", "simple-bus";
14 bus-frequency = <0x0>;
15
Ran Wangb8355c52019-12-12 17:30:55 +080016 usb@22000 {
Pali Rohárc3f49a22022-04-08 14:39:56 +020017 compatible = "fsl-usb2-dr-v1.6", "fsl-usb2-dr";
Ran Wangb8355c52019-12-12 17:30:55 +080018 reg = <0x22000 0x1000>;
Pali Rohárc3f49a22022-04-08 14:39:56 +020019 #address-cells = <1>;
20 #size-cells = <0>;
21 interrupts = <28 0x2 0 0>;
Ran Wangb8355c52019-12-12 17:30:55 +080022 phy_type = "ulpi";
23 };
24
Hou Zhiqiang1a2961d2019-08-20 09:35:29 +000025 mpic: pic@40000 {
26 interrupt-controller;
27 #address-cells = <0>;
28 #interrupt-cells = <4>;
29 reg = <0x40000 0x40000>;
30 compatible = "fsl,mpic";
31 device_type = "open-pic";
32 big-endian;
33 single-cpu-affinity;
34 last-interrupt-source = <255>;
35 };
Yinbo Zhue4e1c2a2019-10-15 17:20:41 +080036
Pali Rohárbf39a8f2022-04-05 11:23:25 +020037 esdhc: sdhc@2e000 {
Pali Rohár054b4dd2022-04-08 14:39:53 +020038 compatible = "fsl,p2020-esdhc", "fsl,esdhc";
Yinbo Zhue4e1c2a2019-10-15 17:20:41 +080039 reg = <0x2e000 0x1000>;
Pali Rohár054b4dd2022-04-08 14:39:53 +020040 interrupts = <72 0x2 0 0>;
Yinbo Zhue4e1c2a2019-10-15 17:20:41 +080041 /* Filled in by U-Boot */
42 clock-frequency = <0>;
43 };
Biwen Lifc60ffd2020-05-01 20:04:03 +080044
Xiaowei Baobe395012020-06-04 23:16:37 +080045 espi0: spi@7000 {
46 compatible = "fsl,mpc8536-espi";
47 #address-cells = <1>;
48 #size-cells = <0>;
49 reg = <0x7000 0x1000>;
Pali Rohár59bd0b22022-04-08 14:39:55 +020050 interrupts = < 0x3b 0x02 0x00 0x00 >;
Xiaowei Baobe395012020-06-04 23:16:37 +080051 fsl,espi-num-chipselects = <4>;
Xiaowei Baobe395012020-06-04 23:16:37 +080052 };
53
Hou Zhiqiangd1bce132020-09-21 15:16:23 +053054/include/ "pq3-i2c-0.dtsi"
55/include/ "pq3-i2c-1.dtsi"
Pali Roháre15478f2022-04-03 00:42:26 +020056/include/ "pq3-duart-0.dtsi"
Pali Rohár97ddccd2022-04-08 14:39:50 +020057/include/ "pq3-gpio-0.dtsi"
Hou Zhiqiangd1bce132020-09-21 15:16:23 +053058
Pali Rohárb9f1c602022-04-08 14:39:57 +020059 L2: l2-cache-controller@20000 {
60 compatible = "fsl,p2020-l2-cache-controller";
61 reg = <0x20000 0x1000>;
62 cache-line-size = <32>; /* 32 bytes */
63 cache-size = <0x80000>; /* L2,512K */
64 interrupts = <16 2 0 0>;
65 };
66
Hou Zhiqiangd1bce132020-09-21 15:16:23 +053067/include/ "pq3-etsec1-0.dtsi"
Pali Rohár107eb422022-04-08 14:39:52 +020068/include/ "pq3-etsec1-timer-0.dtsi"
69
70 ptp_clock@24e00 {
71 interrupts = <68 2 0 0 69 2 0 0 70 2 0 0>;
72 };
73
Hou Zhiqiangd1bce132020-09-21 15:16:23 +053074/include/ "pq3-etsec1-1.dtsi"
75/include/ "pq3-etsec1-2.dtsi"
Hou Zhiqiang1a2961d2019-08-20 09:35:29 +000076};
Hou Zhiqiangba61f642019-08-27 11:04:15 +000077
78/* PCIe controller base address 0x8000 */
79&pci2 {
Pali Rohár01e4a072022-04-08 14:39:51 +020080 compatible = "fsl,pcie-p1_p2", "fsl,pcie-fsl-qoriq", "fsl,mpc8548-pcie";
Hou Zhiqiangba61f642019-08-27 11:04:15 +000081 law_trgt_if = <0>;
82 #address-cells = <3>;
83 #size-cells = <2>;
84 device_type = "pci";
85 bus-range = <0x0 0xff>;
Pali Rohár01e4a072022-04-08 14:39:51 +020086 clock-frequency = <33333333>;
87 interrupts = <24 2 0 0>;
88
89 pcie@0 {
90 reg = <0 0 0 0 0>;
91 #interrupt-cells = <1>;
92 #size-cells = <2>;
93 #address-cells = <3>;
94 device_type = "pci";
95 interrupts = <24 2 0 0>;
96 interrupt-map-mask = <0xf800 0 0 7>;
97
98 interrupt-map = <
99 /* IDSEL 0x0 */
100 0000 0x0 0x0 0x1 &mpic 0x8 0x1 0x0 0x0
101 0000 0x0 0x0 0x2 &mpic 0x9 0x1 0x0 0x0
102 0000 0x0 0x0 0x3 &mpic 0xa 0x1 0x0 0x0
103 0000 0x0 0x0 0x4 &mpic 0xb 0x1 0x0 0x0
104 >;
105 };
Hou Zhiqiangba61f642019-08-27 11:04:15 +0000106};
107
108/* PCIe controller base address 0x9000 */
109&pci1 {
Pali Rohár01e4a072022-04-08 14:39:51 +0200110 compatible = "fsl,pcie-p1_p2", "fsl,pcie-fsl-qoriq", "fsl,mpc8548-pcie";
Hou Zhiqiangba61f642019-08-27 11:04:15 +0000111 law_trgt_if = <1>;
112 #address-cells = <3>;
113 #size-cells = <2>;
114 device_type = "pci";
115 bus-range = <0x0 0xff>;
Pali Rohár01e4a072022-04-08 14:39:51 +0200116 clock-frequency = <33333333>;
117 interrupts = <25 2 0 0>;
118
119 pcie@0 {
120 reg = <0 0 0 0 0>;
121 #interrupt-cells = <1>;
122 #size-cells = <2>;
123 #address-cells = <3>;
124 device_type = "pci";
125 interrupts = <25 2 0 0>;
126 interrupt-map-mask = <0xf800 0 0 7>;
127
128 interrupt-map = <
129 /* IDSEL 0x0 */
130 0000 0x0 0x0 0x1 &mpic 0x4 0x1 0x0 0x0
131 0000 0x0 0x0 0x2 &mpic 0x5 0x1 0x0 0x0
132 0000 0x0 0x0 0x3 &mpic 0x6 0x1 0x0 0x0
133 0000 0x0 0x0 0x4 &mpic 0x7 0x1 0x0 0x0
134 >;
135 };
Hou Zhiqiangba61f642019-08-27 11:04:15 +0000136};
137
138/* PCIe controller base address 0xa000 */
139&pci0 {
Pali Rohár01e4a072022-04-08 14:39:51 +0200140 compatible = "fsl,pcie-p1_p2", "fsl,pcie-fsl-qoriq", "fsl,mpc8548-pcie";
Hou Zhiqiangba61f642019-08-27 11:04:15 +0000141 law_trgt_if = <2>;
142 #address-cells = <3>;
143 #size-cells = <2>;
144 device_type = "pci";
145 bus-range = <0x0 0xff>;
Pali Rohár01e4a072022-04-08 14:39:51 +0200146 clock-frequency = <33333333>;
147 interrupts = <26 2 0 0>;
148
149 pcie@0 {
150 reg = <0 0 0 0 0>;
151 #interrupt-cells = <1>;
152 #size-cells = <2>;
153 #address-cells = <3>;
154 device_type = "pci";
155 interrupts = <26 2 0 0>;
156 interrupt-map-mask = <0xf800 0 0 7>;
157 interrupt-map = <
158 /* IDSEL 0x0 */
159 0000 0x0 0x0 0x1 &mpic 0x0 0x1 0x0 0x0
160 0000 0x0 0x0 0x2 &mpic 0x1 0x1 0x0 0x0
161 0000 0x0 0x0 0x3 &mpic 0x2 0x1 0x0 0x0
162 0000 0x0 0x0 0x4 &mpic 0x3 0x1 0x0 0x0
163 >;
164 };
Hou Zhiqiangba61f642019-08-27 11:04:15 +0000165};
Pali Rohárc27f2552022-04-05 11:15:21 +0200166
167&lbc {
168 #address-cells = <2>;
169 #size-cells = <1>;
170 compatible = "fsl,p2020-elbc", "fsl,elbc", "simple-bus";
171 interrupts = <19 2 0 0>;
172};