Hou Zhiqiang | 1a2961d | 2019-08-20 09:35:29 +0000 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ OR X11 |
| 2 | /* |
| 3 | * P2020 Silicon/SoC Device Tree Source (post include) |
| 4 | * |
| 5 | * Copyright 2013 Freescale Semiconductor Inc. |
| 6 | * Copyright 2019 NXP |
| 7 | */ |
| 8 | |
| 9 | &soc { |
| 10 | #address-cells = <1>; |
| 11 | #size-cells = <1>; |
| 12 | device_type = "soc"; |
| 13 | compatible = "fsl,p2020-immr", "simple-bus"; |
| 14 | bus-frequency = <0x0>; |
| 15 | |
Ran Wang | b8355c5 | 2019-12-12 17:30:55 +0800 | [diff] [blame] | 16 | usb@22000 { |
Pali Rohár | c3f49a2 | 2022-04-08 14:39:56 +0200 | [diff] [blame^] | 17 | compatible = "fsl-usb2-dr-v1.6", "fsl-usb2-dr"; |
Ran Wang | b8355c5 | 2019-12-12 17:30:55 +0800 | [diff] [blame] | 18 | reg = <0x22000 0x1000>; |
Pali Rohár | c3f49a2 | 2022-04-08 14:39:56 +0200 | [diff] [blame^] | 19 | #address-cells = <1>; |
| 20 | #size-cells = <0>; |
| 21 | interrupts = <28 0x2 0 0>; |
Ran Wang | b8355c5 | 2019-12-12 17:30:55 +0800 | [diff] [blame] | 22 | phy_type = "ulpi"; |
| 23 | }; |
| 24 | |
Hou Zhiqiang | 1a2961d | 2019-08-20 09:35:29 +0000 | [diff] [blame] | 25 | mpic: pic@40000 { |
| 26 | interrupt-controller; |
| 27 | #address-cells = <0>; |
| 28 | #interrupt-cells = <4>; |
| 29 | reg = <0x40000 0x40000>; |
| 30 | compatible = "fsl,mpic"; |
| 31 | device_type = "open-pic"; |
| 32 | big-endian; |
| 33 | single-cpu-affinity; |
| 34 | last-interrupt-source = <255>; |
| 35 | }; |
Yinbo Zhu | e4e1c2a | 2019-10-15 17:20:41 +0800 | [diff] [blame] | 36 | |
Pali Rohár | bf39a8f | 2022-04-05 11:23:25 +0200 | [diff] [blame] | 37 | esdhc: sdhc@2e000 { |
Pali Rohár | 054b4dd | 2022-04-08 14:39:53 +0200 | [diff] [blame] | 38 | compatible = "fsl,p2020-esdhc", "fsl,esdhc"; |
Yinbo Zhu | e4e1c2a | 2019-10-15 17:20:41 +0800 | [diff] [blame] | 39 | reg = <0x2e000 0x1000>; |
Pali Rohár | 054b4dd | 2022-04-08 14:39:53 +0200 | [diff] [blame] | 40 | interrupts = <72 0x2 0 0>; |
Yinbo Zhu | e4e1c2a | 2019-10-15 17:20:41 +0800 | [diff] [blame] | 41 | /* Filled in by U-Boot */ |
| 42 | clock-frequency = <0>; |
| 43 | }; |
Biwen Li | fc60ffd | 2020-05-01 20:04:03 +0800 | [diff] [blame] | 44 | |
Xiaowei Bao | be39501 | 2020-06-04 23:16:37 +0800 | [diff] [blame] | 45 | espi0: spi@7000 { |
| 46 | compatible = "fsl,mpc8536-espi"; |
| 47 | #address-cells = <1>; |
| 48 | #size-cells = <0>; |
| 49 | reg = <0x7000 0x1000>; |
Pali Rohár | 59bd0b2 | 2022-04-08 14:39:55 +0200 | [diff] [blame] | 50 | interrupts = < 0x3b 0x02 0x00 0x00 >; |
Xiaowei Bao | be39501 | 2020-06-04 23:16:37 +0800 | [diff] [blame] | 51 | fsl,espi-num-chipselects = <4>; |
Xiaowei Bao | be39501 | 2020-06-04 23:16:37 +0800 | [diff] [blame] | 52 | }; |
| 53 | |
Hou Zhiqiang | d1bce13 | 2020-09-21 15:16:23 +0530 | [diff] [blame] | 54 | /include/ "pq3-i2c-0.dtsi" |
| 55 | /include/ "pq3-i2c-1.dtsi" |
Pali Rohár | e15478f | 2022-04-03 00:42:26 +0200 | [diff] [blame] | 56 | /include/ "pq3-duart-0.dtsi" |
Pali Rohár | 97ddccd | 2022-04-08 14:39:50 +0200 | [diff] [blame] | 57 | /include/ "pq3-gpio-0.dtsi" |
Hou Zhiqiang | d1bce13 | 2020-09-21 15:16:23 +0530 | [diff] [blame] | 58 | |
| 59 | /include/ "pq3-etsec1-0.dtsi" |
Pali Rohár | 107eb42 | 2022-04-08 14:39:52 +0200 | [diff] [blame] | 60 | /include/ "pq3-etsec1-timer-0.dtsi" |
| 61 | |
| 62 | ptp_clock@24e00 { |
| 63 | interrupts = <68 2 0 0 69 2 0 0 70 2 0 0>; |
| 64 | }; |
| 65 | |
Hou Zhiqiang | d1bce13 | 2020-09-21 15:16:23 +0530 | [diff] [blame] | 66 | /include/ "pq3-etsec1-1.dtsi" |
| 67 | /include/ "pq3-etsec1-2.dtsi" |
Hou Zhiqiang | 1a2961d | 2019-08-20 09:35:29 +0000 | [diff] [blame] | 68 | }; |
Hou Zhiqiang | ba61f64 | 2019-08-27 11:04:15 +0000 | [diff] [blame] | 69 | |
| 70 | /* PCIe controller base address 0x8000 */ |
| 71 | &pci2 { |
Pali Rohár | 01e4a07 | 2022-04-08 14:39:51 +0200 | [diff] [blame] | 72 | compatible = "fsl,pcie-p1_p2", "fsl,pcie-fsl-qoriq", "fsl,mpc8548-pcie"; |
Hou Zhiqiang | ba61f64 | 2019-08-27 11:04:15 +0000 | [diff] [blame] | 73 | law_trgt_if = <0>; |
| 74 | #address-cells = <3>; |
| 75 | #size-cells = <2>; |
| 76 | device_type = "pci"; |
| 77 | bus-range = <0x0 0xff>; |
Pali Rohár | 01e4a07 | 2022-04-08 14:39:51 +0200 | [diff] [blame] | 78 | clock-frequency = <33333333>; |
| 79 | interrupts = <24 2 0 0>; |
| 80 | |
| 81 | pcie@0 { |
| 82 | reg = <0 0 0 0 0>; |
| 83 | #interrupt-cells = <1>; |
| 84 | #size-cells = <2>; |
| 85 | #address-cells = <3>; |
| 86 | device_type = "pci"; |
| 87 | interrupts = <24 2 0 0>; |
| 88 | interrupt-map-mask = <0xf800 0 0 7>; |
| 89 | |
| 90 | interrupt-map = < |
| 91 | /* IDSEL 0x0 */ |
| 92 | 0000 0x0 0x0 0x1 &mpic 0x8 0x1 0x0 0x0 |
| 93 | 0000 0x0 0x0 0x2 &mpic 0x9 0x1 0x0 0x0 |
| 94 | 0000 0x0 0x0 0x3 &mpic 0xa 0x1 0x0 0x0 |
| 95 | 0000 0x0 0x0 0x4 &mpic 0xb 0x1 0x0 0x0 |
| 96 | >; |
| 97 | }; |
Hou Zhiqiang | ba61f64 | 2019-08-27 11:04:15 +0000 | [diff] [blame] | 98 | }; |
| 99 | |
| 100 | /* PCIe controller base address 0x9000 */ |
| 101 | &pci1 { |
Pali Rohár | 01e4a07 | 2022-04-08 14:39:51 +0200 | [diff] [blame] | 102 | compatible = "fsl,pcie-p1_p2", "fsl,pcie-fsl-qoriq", "fsl,mpc8548-pcie"; |
Hou Zhiqiang | ba61f64 | 2019-08-27 11:04:15 +0000 | [diff] [blame] | 103 | law_trgt_if = <1>; |
| 104 | #address-cells = <3>; |
| 105 | #size-cells = <2>; |
| 106 | device_type = "pci"; |
| 107 | bus-range = <0x0 0xff>; |
Pali Rohár | 01e4a07 | 2022-04-08 14:39:51 +0200 | [diff] [blame] | 108 | clock-frequency = <33333333>; |
| 109 | interrupts = <25 2 0 0>; |
| 110 | |
| 111 | pcie@0 { |
| 112 | reg = <0 0 0 0 0>; |
| 113 | #interrupt-cells = <1>; |
| 114 | #size-cells = <2>; |
| 115 | #address-cells = <3>; |
| 116 | device_type = "pci"; |
| 117 | interrupts = <25 2 0 0>; |
| 118 | interrupt-map-mask = <0xf800 0 0 7>; |
| 119 | |
| 120 | interrupt-map = < |
| 121 | /* IDSEL 0x0 */ |
| 122 | 0000 0x0 0x0 0x1 &mpic 0x4 0x1 0x0 0x0 |
| 123 | 0000 0x0 0x0 0x2 &mpic 0x5 0x1 0x0 0x0 |
| 124 | 0000 0x0 0x0 0x3 &mpic 0x6 0x1 0x0 0x0 |
| 125 | 0000 0x0 0x0 0x4 &mpic 0x7 0x1 0x0 0x0 |
| 126 | >; |
| 127 | }; |
Hou Zhiqiang | ba61f64 | 2019-08-27 11:04:15 +0000 | [diff] [blame] | 128 | }; |
| 129 | |
| 130 | /* PCIe controller base address 0xa000 */ |
| 131 | &pci0 { |
Pali Rohár | 01e4a07 | 2022-04-08 14:39:51 +0200 | [diff] [blame] | 132 | compatible = "fsl,pcie-p1_p2", "fsl,pcie-fsl-qoriq", "fsl,mpc8548-pcie"; |
Hou Zhiqiang | ba61f64 | 2019-08-27 11:04:15 +0000 | [diff] [blame] | 133 | law_trgt_if = <2>; |
| 134 | #address-cells = <3>; |
| 135 | #size-cells = <2>; |
| 136 | device_type = "pci"; |
| 137 | bus-range = <0x0 0xff>; |
Pali Rohár | 01e4a07 | 2022-04-08 14:39:51 +0200 | [diff] [blame] | 138 | clock-frequency = <33333333>; |
| 139 | interrupts = <26 2 0 0>; |
| 140 | |
| 141 | pcie@0 { |
| 142 | reg = <0 0 0 0 0>; |
| 143 | #interrupt-cells = <1>; |
| 144 | #size-cells = <2>; |
| 145 | #address-cells = <3>; |
| 146 | device_type = "pci"; |
| 147 | interrupts = <26 2 0 0>; |
| 148 | interrupt-map-mask = <0xf800 0 0 7>; |
| 149 | interrupt-map = < |
| 150 | /* IDSEL 0x0 */ |
| 151 | 0000 0x0 0x0 0x1 &mpic 0x0 0x1 0x0 0x0 |
| 152 | 0000 0x0 0x0 0x2 &mpic 0x1 0x1 0x0 0x0 |
| 153 | 0000 0x0 0x0 0x3 &mpic 0x2 0x1 0x0 0x0 |
| 154 | 0000 0x0 0x0 0x4 &mpic 0x3 0x1 0x0 0x0 |
| 155 | >; |
| 156 | }; |
Hou Zhiqiang | ba61f64 | 2019-08-27 11:04:15 +0000 | [diff] [blame] | 157 | }; |
Pali Rohár | c27f255 | 2022-04-05 11:15:21 +0200 | [diff] [blame] | 158 | |
| 159 | &lbc { |
| 160 | #address-cells = <2>; |
| 161 | #size-cells = <1>; |
| 162 | compatible = "fsl,p2020-elbc", "fsl,elbc", "simple-bus"; |
| 163 | interrupts = <19 2 0 0>; |
| 164 | }; |