blob: edc4dba24cb206b91cb76ad59d400b03a41de8d3 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00002/*
3 * (C) Copyright 2002 Wolfgang Grandegger, wg@denx.de.
4 *
5 * This driver for AMD PCnet network controllers is derived from the
6 * Linux driver pcnet32.c written 1996-1999 by Thomas Bogendoerfer.
wdenkc6097192002-11-03 00:24:07 +00007 */
8
9#include <common.h>
Simon Glass63334482019-11-14 12:57:39 -070010#include <cpu_func.h>
Simon Glass0f2af882020-05-10 11:40:05 -060011#include <log.h>
wdenkc6097192002-11-03 00:24:07 +000012#include <malloc.h>
13#include <net.h>
Ben Warrenb794a932008-08-31 10:08:43 -070014#include <netdev.h>
Simon Glass274e0b02020-05-10 11:39:56 -060015#include <asm/cache.h>
wdenkc6097192002-11-03 00:24:07 +000016#include <asm/io.h>
17#include <pci.h>
Simon Glassdbd79542020-05-10 11:40:11 -060018#include <linux/delay.h>
wdenkc6097192002-11-03 00:24:07 +000019
Wolfgang Denk39158312008-04-24 23:44:26 +020020#define PCNET_DEBUG_LEVEL 0 /* 0=off, 1=init, 2=rx/tx */
wdenkc6097192002-11-03 00:24:07 +000021
Wolfgang Denk99726cc2011-11-05 05:12:58 +000022#define PCNET_DEBUG1(fmt,args...) \
23 debug_cond(PCNET_DEBUG_LEVEL > 0, fmt ,##args)
24#define PCNET_DEBUG2(fmt,args...) \
25 debug_cond(PCNET_DEBUG_LEVEL > 1, fmt ,##args)
wdenkc6097192002-11-03 00:24:07 +000026
wdenkc6097192002-11-03 00:24:07 +000027/*
28 * Set the number of Tx and Rx buffers, using Log_2(# buffers).
29 * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
30 * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
31 */
32#define PCNET_LOG_TX_BUFFERS 0
33#define PCNET_LOG_RX_BUFFERS 2
34
35#define TX_RING_SIZE (1 << (PCNET_LOG_TX_BUFFERS))
36#define TX_RING_LEN_BITS ((PCNET_LOG_TX_BUFFERS) << 12)
37
38#define RX_RING_SIZE (1 << (PCNET_LOG_RX_BUFFERS))
39#define RX_RING_LEN_BITS ((PCNET_LOG_RX_BUFFERS) << 4)
40
41#define PKT_BUF_SZ 1544
42
43/* The PCNET Rx and Tx ring descriptors. */
44struct pcnet_rx_head {
Wolfgang Denk39158312008-04-24 23:44:26 +020045 u32 base;
46 s16 buf_length;
47 s16 status;
48 u32 msg_length;
49 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000050};
51
52struct pcnet_tx_head {
Wolfgang Denk39158312008-04-24 23:44:26 +020053 u32 base;
54 s16 length;
55 s16 status;
56 u32 misc;
57 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000058};
59
60/* The PCNET 32-Bit initialization block, described in databook. */
61struct pcnet_init_block {
Wolfgang Denk39158312008-04-24 23:44:26 +020062 u16 mode;
63 u16 tlen_rlen;
64 u8 phys_addr[6];
65 u16 reserved;
66 u32 filter[2];
67 /* Receive and transmit ring base, along with extra bits. */
68 u32 rx_ring;
69 u32 tx_ring;
70 u32 reserved2;
wdenkc6097192002-11-03 00:24:07 +000071};
72
Paul Burton52505922014-04-07 16:41:46 +010073struct pcnet_uncached_priv {
Wolfgang Denk39158312008-04-24 23:44:26 +020074 struct pcnet_rx_head rx_ring[RX_RING_SIZE];
75 struct pcnet_tx_head tx_ring[TX_RING_SIZE];
76 struct pcnet_init_block init_block;
Paul Burton52505922014-04-07 16:41:46 +010077};
78
Marek Vasutb346e1b2020-05-17 15:10:41 +020079struct pcnet_priv {
Paul Burton52505922014-04-07 16:41:46 +010080 struct pcnet_uncached_priv *uc;
Wolfgang Denk39158312008-04-24 23:44:26 +020081 /* Receive Buffer space */
Paul Burton7f3c38e2014-04-07 16:41:47 +010082 unsigned char (*rx_buf)[RX_RING_SIZE][PKT_BUF_SZ + 4];
Wolfgang Denk39158312008-04-24 23:44:26 +020083 int cur_rx;
84 int cur_tx;
Marek Vasutb346e1b2020-05-17 15:10:41 +020085};
wdenkc6097192002-11-03 00:24:07 +000086
Marek Vasutb346e1b2020-05-17 15:10:41 +020087static struct pcnet_priv *lp;
wdenkc6097192002-11-03 00:24:07 +000088
89/* Offsets from base I/O address for WIO mode */
90#define PCNET_RDP 0x10
91#define PCNET_RAP 0x12
92#define PCNET_RESET 0x14
93#define PCNET_BDP 0x16
94
Paul Burton70ab8c02013-11-08 11:18:43 +000095static u16 pcnet_read_csr(struct eth_device *dev, int index)
wdenkc6097192002-11-03 00:24:07 +000096{
Daniel Schwierzeck4bb07792020-05-03 19:43:32 +020097 void __iomem *base = (void __iomem *)dev->iobase;
98
99 writew(index, base + PCNET_RAP);
100 return readw(base + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +0000101}
102
Paul Burton70ab8c02013-11-08 11:18:43 +0000103static void pcnet_write_csr(struct eth_device *dev, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000104{
Daniel Schwierzeck4bb07792020-05-03 19:43:32 +0200105 void __iomem *base = (void __iomem *)dev->iobase;
106
107 writew(index, base + PCNET_RAP);
108 writew(val, base + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +0000109}
110
Paul Burton70ab8c02013-11-08 11:18:43 +0000111static u16 pcnet_read_bcr(struct eth_device *dev, int index)
wdenkc6097192002-11-03 00:24:07 +0000112{
Daniel Schwierzeck4bb07792020-05-03 19:43:32 +0200113 void __iomem *base = (void __iomem *)dev->iobase;
114
115 writew(index, base + PCNET_RAP);
116 return readw(base + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000117}
118
Paul Burton70ab8c02013-11-08 11:18:43 +0000119static void pcnet_write_bcr(struct eth_device *dev, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000120{
Daniel Schwierzeck4bb07792020-05-03 19:43:32 +0200121 void __iomem *base = (void __iomem *)dev->iobase;
122
123 writew(index, base + PCNET_RAP);
124 writew(val, base + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000125}
126
Paul Burton70ab8c02013-11-08 11:18:43 +0000127static void pcnet_reset(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000128{
Daniel Schwierzeck4bb07792020-05-03 19:43:32 +0200129 void __iomem *base = (void __iomem *)dev->iobase;
130
131 readw(base + PCNET_RESET);
wdenkc6097192002-11-03 00:24:07 +0000132}
133
Paul Burton70ab8c02013-11-08 11:18:43 +0000134static int pcnet_check(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000135{
Daniel Schwierzeck4bb07792020-05-03 19:43:32 +0200136 void __iomem *base = (void __iomem *)dev->iobase;
137
138 writew(88, base + PCNET_RAP);
139 return readw(base + PCNET_RAP) == 88;
wdenkc6097192002-11-03 00:24:07 +0000140}
141
Wolfgang Denk39158312008-04-24 23:44:26 +0200142static int pcnet_init (struct eth_device *dev, bd_t * bis);
Joe Hershbergerb541cc92012-05-22 18:09:56 +0000143static int pcnet_send(struct eth_device *dev, void *packet, int length);
Wolfgang Denk39158312008-04-24 23:44:26 +0200144static int pcnet_recv (struct eth_device *dev);
145static void pcnet_halt (struct eth_device *dev);
146static int pcnet_probe (struct eth_device *dev, bd_t * bis, int dev_num);
wdenkc6097192002-11-03 00:24:07 +0000147
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100148static inline pci_addr_t pcnet_virt_to_mem(const struct eth_device *dev,
Paul Burton38004ad2016-05-26 14:49:34 +0100149 void *addr)
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100150{
Paul Burtoned228752016-05-26 14:49:35 +0100151 pci_dev_t devbusfn = (pci_dev_t)(unsigned long)dev->priv;
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100152 void *virt_addr = addr;
153
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100154 return pci_virt_to_mem(devbusfn, virt_addr);
155}
wdenkc6097192002-11-03 00:24:07 +0000156
157static struct pci_device_id supported[] = {
Wolfgang Denk39158312008-04-24 23:44:26 +0200158 {PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE},
159 {}
wdenkc6097192002-11-03 00:24:07 +0000160};
161
162
Paul Burton70ab8c02013-11-08 11:18:43 +0000163int pcnet_initialize(bd_t *bis)
wdenkc6097192002-11-03 00:24:07 +0000164{
Wolfgang Denk39158312008-04-24 23:44:26 +0200165 pci_dev_t devbusfn;
166 struct eth_device *dev;
167 u16 command, status;
168 int dev_nr = 0;
Paul Burton351ff112016-05-26 17:32:29 +0100169 u32 bar;
wdenkc6097192002-11-03 00:24:07 +0000170
Paul Burton70ab8c02013-11-08 11:18:43 +0000171 PCNET_DEBUG1("\npcnet_initialize...\n");
wdenkc6097192002-11-03 00:24:07 +0000172
Wolfgang Denk39158312008-04-24 23:44:26 +0200173 for (dev_nr = 0;; dev_nr++) {
wdenkc6097192002-11-03 00:24:07 +0000174
Wolfgang Denk39158312008-04-24 23:44:26 +0200175 /*
176 * Find the PCnet PCI device(s).
177 */
Paul Burton70ab8c02013-11-08 11:18:43 +0000178 devbusfn = pci_find_devices(supported, dev_nr);
179 if (devbusfn < 0)
Wolfgang Denk39158312008-04-24 23:44:26 +0200180 break;
wdenkc6097192002-11-03 00:24:07 +0000181
Wolfgang Denk39158312008-04-24 23:44:26 +0200182 /*
183 * Allocate and pre-fill the device structure.
184 */
Paul Burton70ab8c02013-11-08 11:18:43 +0000185 dev = (struct eth_device *)malloc(sizeof(*dev));
Nobuhiro Iwamatsua836a292010-10-19 14:03:45 +0900186 if (!dev) {
187 printf("pcnet: Can not allocate memory\n");
188 break;
189 }
190 memset(dev, 0, sizeof(*dev));
Paul Burtoned228752016-05-26 14:49:35 +0100191 dev->priv = (void *)(unsigned long)devbusfn;
Paul Burton70ab8c02013-11-08 11:18:43 +0000192 sprintf(dev->name, "pcnet#%d", dev_nr);
wdenkc6097192002-11-03 00:24:07 +0000193
Wolfgang Denk39158312008-04-24 23:44:26 +0200194 /*
195 * Setup the PCI device.
196 */
Marek Vasut04235cc2020-04-18 05:11:05 +0200197 pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_1, &bar);
198 dev->iobase = pci_mem_to_phys(devbusfn, bar);
Wolfgang Denk39158312008-04-24 23:44:26 +0200199 dev->iobase &= ~0xf;
wdenkc6097192002-11-03 00:24:07 +0000200
Paul Burtoned228752016-05-26 14:49:35 +0100201 PCNET_DEBUG1("%s: devbusfn=0x%x iobase=0x%lx: ",
202 dev->name, devbusfn, (unsigned long)dev->iobase);
wdenkc6097192002-11-03 00:24:07 +0000203
Marek Vasut04235cc2020-04-18 05:11:05 +0200204 command = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
Paul Burton70ab8c02013-11-08 11:18:43 +0000205 pci_write_config_word(devbusfn, PCI_COMMAND, command);
206 pci_read_config_word(devbusfn, PCI_COMMAND, &status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200207 if ((status & command) != command) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000208 printf("%s: Couldn't enable IO access or Bus Mastering\n",
209 dev->name);
210 free(dev);
Wolfgang Denk39158312008-04-24 23:44:26 +0200211 continue;
212 }
wdenkc6097192002-11-03 00:24:07 +0000213
Paul Burton70ab8c02013-11-08 11:18:43 +0000214 pci_write_config_byte(devbusfn, PCI_LATENCY_TIMER, 0x40);
wdenkc6097192002-11-03 00:24:07 +0000215
Wolfgang Denk39158312008-04-24 23:44:26 +0200216 /*
217 * Probe the PCnet chip.
218 */
Paul Burton70ab8c02013-11-08 11:18:43 +0000219 if (pcnet_probe(dev, bis, dev_nr) < 0) {
220 free(dev);
Wolfgang Denk39158312008-04-24 23:44:26 +0200221 continue;
222 }
wdenkc6097192002-11-03 00:24:07 +0000223
Wolfgang Denk39158312008-04-24 23:44:26 +0200224 /*
225 * Setup device structure and register the driver.
226 */
227 dev->init = pcnet_init;
228 dev->halt = pcnet_halt;
229 dev->send = pcnet_send;
230 dev->recv = pcnet_recv;
wdenkc6097192002-11-03 00:24:07 +0000231
Paul Burton70ab8c02013-11-08 11:18:43 +0000232 eth_register(dev);
Wolfgang Denk39158312008-04-24 23:44:26 +0200233 }
wdenkc6097192002-11-03 00:24:07 +0000234
Paul Burton70ab8c02013-11-08 11:18:43 +0000235 udelay(10 * 1000);
wdenkc6097192002-11-03 00:24:07 +0000236
Wolfgang Denk39158312008-04-24 23:44:26 +0200237 return dev_nr;
wdenkc6097192002-11-03 00:24:07 +0000238}
239
Paul Burton70ab8c02013-11-08 11:18:43 +0000240static int pcnet_probe(struct eth_device *dev, bd_t *bis, int dev_nr)
wdenkc6097192002-11-03 00:24:07 +0000241{
Wolfgang Denk39158312008-04-24 23:44:26 +0200242 int chip_version;
243 char *chipname;
Wolfgang Denk39158312008-04-24 23:44:26 +0200244 int i;
wdenkc6097192002-11-03 00:24:07 +0000245
Wolfgang Denk39158312008-04-24 23:44:26 +0200246 /* Reset the PCnet controller */
Paul Burton70ab8c02013-11-08 11:18:43 +0000247 pcnet_reset(dev);
wdenkc6097192002-11-03 00:24:07 +0000248
Wolfgang Denk39158312008-04-24 23:44:26 +0200249 /* Check if register access is working */
Paul Burton70ab8c02013-11-08 11:18:43 +0000250 if (pcnet_read_csr(dev, 0) != 4 || !pcnet_check(dev)) {
251 printf("%s: CSR register access check failed\n", dev->name);
Wolfgang Denk39158312008-04-24 23:44:26 +0200252 return -1;
253 }
wdenkc6097192002-11-03 00:24:07 +0000254
Wolfgang Denk39158312008-04-24 23:44:26 +0200255 /* Identify the chip */
256 chip_version =
Paul Burton70ab8c02013-11-08 11:18:43 +0000257 pcnet_read_csr(dev, 88) | (pcnet_read_csr(dev, 89) << 16);
Wolfgang Denk39158312008-04-24 23:44:26 +0200258 if ((chip_version & 0xfff) != 0x003)
259 return -1;
260 chip_version = (chip_version >> 12) & 0xffff;
261 switch (chip_version) {
262 case 0x2621:
263 chipname = "PCnet/PCI II 79C970A"; /* PCI */
264 break;
Wolfgang Denk39158312008-04-24 23:44:26 +0200265 case 0x2625:
266 chipname = "PCnet/FAST III 79C973"; /* PCI */
267 break;
Wolfgang Denk39158312008-04-24 23:44:26 +0200268 case 0x2627:
269 chipname = "PCnet/FAST III 79C975"; /* PCI */
270 break;
Wolfgang Denk39158312008-04-24 23:44:26 +0200271 default:
Paul Burton70ab8c02013-11-08 11:18:43 +0000272 printf("%s: PCnet version %#x not supported\n",
273 dev->name, chip_version);
Wolfgang Denk39158312008-04-24 23:44:26 +0200274 return -1;
275 }
wdenkc6097192002-11-03 00:24:07 +0000276
Paul Burton70ab8c02013-11-08 11:18:43 +0000277 PCNET_DEBUG1("AMD %s\n", chipname);
wdenkc6097192002-11-03 00:24:07 +0000278
Wolfgang Denk39158312008-04-24 23:44:26 +0200279 /*
280 * In most chips, after a chip reset, the ethernet address is read from
281 * the station address PROM at the base address and programmed into the
282 * "Physical Address Registers" CSR12-14.
283 */
284 for (i = 0; i < 3; i++) {
285 unsigned int val;
286
Paul Burton70ab8c02013-11-08 11:18:43 +0000287 val = pcnet_read_csr(dev, i + 12) & 0x0ffff;
Wolfgang Denk39158312008-04-24 23:44:26 +0200288 /* There may be endianness issues here. */
289 dev->enetaddr[2 * i] = val & 0x0ff;
290 dev->enetaddr[2 * i + 1] = (val >> 8) & 0x0ff;
291 }
wdenkc6097192002-11-03 00:24:07 +0000292
Wolfgang Denk39158312008-04-24 23:44:26 +0200293 return 0;
wdenkc6097192002-11-03 00:24:07 +0000294}
295
Paul Burton70ab8c02013-11-08 11:18:43 +0000296static int pcnet_init(struct eth_device *dev, bd_t *bis)
wdenkc6097192002-11-03 00:24:07 +0000297{
Paul Burton52505922014-04-07 16:41:46 +0100298 struct pcnet_uncached_priv *uc;
Wolfgang Denk39158312008-04-24 23:44:26 +0200299 int i, val;
Paul Burtoned228752016-05-26 14:49:35 +0100300 unsigned long addr;
wdenkc6097192002-11-03 00:24:07 +0000301
Paul Burton70ab8c02013-11-08 11:18:43 +0000302 PCNET_DEBUG1("%s: pcnet_init...\n", dev->name);
wdenkc6097192002-11-03 00:24:07 +0000303
Wolfgang Denk39158312008-04-24 23:44:26 +0200304 /* Switch pcnet to 32bit mode */
Paul Burton70ab8c02013-11-08 11:18:43 +0000305 pcnet_write_bcr(dev, 20, 2);
wdenkc6097192002-11-03 00:24:07 +0000306
Wolfgang Denk39158312008-04-24 23:44:26 +0200307 /* Set/reset autoselect bit */
Paul Burton70ab8c02013-11-08 11:18:43 +0000308 val = pcnet_read_bcr(dev, 2) & ~2;
Wolfgang Denk39158312008-04-24 23:44:26 +0200309 val |= 2;
Paul Burton70ab8c02013-11-08 11:18:43 +0000310 pcnet_write_bcr(dev, 2, val);
wdenkc6097192002-11-03 00:24:07 +0000311
Wolfgang Denk39158312008-04-24 23:44:26 +0200312 /* Enable auto negotiate, setup, disable fd */
Paul Burton70ab8c02013-11-08 11:18:43 +0000313 val = pcnet_read_bcr(dev, 32) & ~0x98;
Wolfgang Denk39158312008-04-24 23:44:26 +0200314 val |= 0x20;
Paul Burton70ab8c02013-11-08 11:18:43 +0000315 pcnet_write_bcr(dev, 32, val);
wdenkc6097192002-11-03 00:24:07 +0000316
Wolfgang Denk39158312008-04-24 23:44:26 +0200317 /*
Paul Burton03261c02013-11-08 11:18:46 +0000318 * Enable NOUFLO on supported controllers, with the transmit
319 * start point set to the full packet. This will cause entire
320 * packets to be buffered by the ethernet controller before
321 * transmission, eliminating underflows which are common on
322 * slower devices. Controllers which do not support NOUFLO will
323 * simply be left with a larger transmit FIFO threshold.
324 */
325 val = pcnet_read_bcr(dev, 18);
326 val |= 1 << 11;
327 pcnet_write_bcr(dev, 18, val);
328 val = pcnet_read_csr(dev, 80);
329 val |= 0x3 << 10;
330 pcnet_write_csr(dev, 80, val);
331
332 /*
Wolfgang Denk39158312008-04-24 23:44:26 +0200333 * We only maintain one structure because the drivers will never
334 * be used concurrently. In 32bit mode the RX and TX ring entries
335 * must be aligned on 16-byte boundaries.
336 */
337 if (lp == NULL) {
Marek Vasutb346e1b2020-05-17 15:10:41 +0200338 addr = (unsigned long)malloc(sizeof(*lp) + 0x10);
Wolfgang Denk39158312008-04-24 23:44:26 +0200339 addr = (addr + 0xf) & ~0xf;
Marek Vasutb346e1b2020-05-17 15:10:41 +0200340 lp = (struct pcnet_priv *)addr;
Paul Burton52505922014-04-07 16:41:46 +0100341
Paul Burtoned228752016-05-26 14:49:35 +0100342 addr = (unsigned long)memalign(ARCH_DMA_MINALIGN,
343 sizeof(*lp->uc));
Paul Burton52505922014-04-07 16:41:46 +0100344 flush_dcache_range(addr, addr + sizeof(*lp->uc));
Marek Vasut022fedf2020-04-18 02:32:19 +0200345 addr = (unsigned long)map_physmem(addr,
346 roundup(sizeof(*lp->uc), ARCH_DMA_MINALIGN),
347 MAP_NOCACHE);
Paul Burton52505922014-04-07 16:41:46 +0100348 lp->uc = (struct pcnet_uncached_priv *)addr;
Paul Burton7f3c38e2014-04-07 16:41:47 +0100349
Paul Burtoned228752016-05-26 14:49:35 +0100350 addr = (unsigned long)memalign(ARCH_DMA_MINALIGN,
351 sizeof(*lp->rx_buf));
Paul Burton7f3c38e2014-04-07 16:41:47 +0100352 flush_dcache_range(addr, addr + sizeof(*lp->rx_buf));
353 lp->rx_buf = (void *)addr;
Wolfgang Denk39158312008-04-24 23:44:26 +0200354 }
wdenkc6097192002-11-03 00:24:07 +0000355
Paul Burton52505922014-04-07 16:41:46 +0100356 uc = lp->uc;
357
358 uc->init_block.mode = cpu_to_le16(0x0000);
359 uc->init_block.filter[0] = 0x00000000;
360 uc->init_block.filter[1] = 0x00000000;
wdenkc6097192002-11-03 00:24:07 +0000361
Wolfgang Denk39158312008-04-24 23:44:26 +0200362 /*
363 * Initialize the Rx ring.
364 */
365 lp->cur_rx = 0;
366 for (i = 0; i < RX_RING_SIZE; i++) {
Paul Burton38004ad2016-05-26 14:49:34 +0100367 addr = pcnet_virt_to_mem(dev, (*lp->rx_buf)[i]);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100368 uc->rx_ring[i].base = cpu_to_le32(addr);
Paul Burton52505922014-04-07 16:41:46 +0100369 uc->rx_ring[i].buf_length = cpu_to_le16(-PKT_BUF_SZ);
370 uc->rx_ring[i].status = cpu_to_le16(0x8000);
Wolfgang Denk39158312008-04-24 23:44:26 +0200371 PCNET_DEBUG1
372 ("Rx%d: base=0x%x buf_length=0x%hx status=0x%hx\n", i,
Paul Burton52505922014-04-07 16:41:46 +0100373 uc->rx_ring[i].base, uc->rx_ring[i].buf_length,
374 uc->rx_ring[i].status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200375 }
wdenkc6097192002-11-03 00:24:07 +0000376
Wolfgang Denk39158312008-04-24 23:44:26 +0200377 /*
378 * Initialize the Tx ring. The Tx buffer address is filled in as
379 * needed, but we do need to clear the upper ownership bit.
380 */
381 lp->cur_tx = 0;
382 for (i = 0; i < TX_RING_SIZE; i++) {
Paul Burton52505922014-04-07 16:41:46 +0100383 uc->tx_ring[i].base = 0;
384 uc->tx_ring[i].status = 0;
Wolfgang Denk39158312008-04-24 23:44:26 +0200385 }
wdenkc6097192002-11-03 00:24:07 +0000386
Wolfgang Denk39158312008-04-24 23:44:26 +0200387 /*
388 * Setup Init Block.
389 */
Paul Burton52505922014-04-07 16:41:46 +0100390 PCNET_DEBUG1("Init block at 0x%p: MAC", &lp->uc->init_block);
wdenkc6097192002-11-03 00:24:07 +0000391
Wolfgang Denk39158312008-04-24 23:44:26 +0200392 for (i = 0; i < 6; i++) {
Paul Burton52505922014-04-07 16:41:46 +0100393 lp->uc->init_block.phys_addr[i] = dev->enetaddr[i];
394 PCNET_DEBUG1(" %02x", lp->uc->init_block.phys_addr[i]);
Wolfgang Denk39158312008-04-24 23:44:26 +0200395 }
wdenkc6097192002-11-03 00:24:07 +0000396
Paul Burton52505922014-04-07 16:41:46 +0100397 uc->init_block.tlen_rlen = cpu_to_le16(TX_RING_LEN_BITS |
Paul Burton70ab8c02013-11-08 11:18:43 +0000398 RX_RING_LEN_BITS);
Paul Burton38004ad2016-05-26 14:49:34 +0100399 addr = pcnet_virt_to_mem(dev, uc->rx_ring);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100400 uc->init_block.rx_ring = cpu_to_le32(addr);
Paul Burton38004ad2016-05-26 14:49:34 +0100401 addr = pcnet_virt_to_mem(dev, uc->tx_ring);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100402 uc->init_block.tx_ring = cpu_to_le32(addr);
wdenkc6097192002-11-03 00:24:07 +0000403
Paul Burton70ab8c02013-11-08 11:18:43 +0000404 PCNET_DEBUG1("\ntlen_rlen=0x%x rx_ring=0x%x tx_ring=0x%x\n",
Paul Burton52505922014-04-07 16:41:46 +0100405 uc->init_block.tlen_rlen,
406 uc->init_block.rx_ring, uc->init_block.tx_ring);
wdenkc6097192002-11-03 00:24:07 +0000407
Wolfgang Denk39158312008-04-24 23:44:26 +0200408 /*
409 * Tell the controller where the Init Block is located.
410 */
Paul Burton52505922014-04-07 16:41:46 +0100411 barrier();
Paul Burton38004ad2016-05-26 14:49:34 +0100412 addr = pcnet_virt_to_mem(dev, &lp->uc->init_block);
Paul Burton70ab8c02013-11-08 11:18:43 +0000413 pcnet_write_csr(dev, 1, addr & 0xffff);
414 pcnet_write_csr(dev, 2, (addr >> 16) & 0xffff);
wdenkc6097192002-11-03 00:24:07 +0000415
Paul Burton70ab8c02013-11-08 11:18:43 +0000416 pcnet_write_csr(dev, 4, 0x0915);
417 pcnet_write_csr(dev, 0, 0x0001); /* start */
wdenkc6097192002-11-03 00:24:07 +0000418
Wolfgang Denk39158312008-04-24 23:44:26 +0200419 /* Wait for Init Done bit */
420 for (i = 10000; i > 0; i--) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000421 if (pcnet_read_csr(dev, 0) & 0x0100)
Wolfgang Denk39158312008-04-24 23:44:26 +0200422 break;
Paul Burton70ab8c02013-11-08 11:18:43 +0000423 udelay(10);
Wolfgang Denk39158312008-04-24 23:44:26 +0200424 }
425 if (i <= 0) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000426 printf("%s: TIMEOUT: controller init failed\n", dev->name);
427 pcnet_reset(dev);
Wolfgang Denk39158312008-04-24 23:44:26 +0200428 return -1;
429 }
wdenkc6097192002-11-03 00:24:07 +0000430
Wolfgang Denk39158312008-04-24 23:44:26 +0200431 /*
432 * Finally start network controller operation.
433 */
Paul Burton70ab8c02013-11-08 11:18:43 +0000434 pcnet_write_csr(dev, 0, 0x0002);
wdenkc6097192002-11-03 00:24:07 +0000435
Wolfgang Denk39158312008-04-24 23:44:26 +0200436 return 0;
wdenkc6097192002-11-03 00:24:07 +0000437}
438
Joe Hershbergerb541cc92012-05-22 18:09:56 +0000439static int pcnet_send(struct eth_device *dev, void *packet, int pkt_len)
wdenkc6097192002-11-03 00:24:07 +0000440{
Wolfgang Denk39158312008-04-24 23:44:26 +0200441 int i, status;
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100442 u32 addr;
Paul Burton52505922014-04-07 16:41:46 +0100443 struct pcnet_tx_head *entry = &lp->uc->tx_ring[lp->cur_tx];
wdenkc6097192002-11-03 00:24:07 +0000444
Paul Burton70ab8c02013-11-08 11:18:43 +0000445 PCNET_DEBUG2("Tx%d: %d bytes from 0x%p ", lp->cur_tx, pkt_len,
446 packet);
wdenkc6097192002-11-03 00:24:07 +0000447
Paul Burton5edb7d82013-11-08 11:18:45 +0000448 flush_dcache_range((unsigned long)packet,
449 (unsigned long)packet + pkt_len);
450
Wolfgang Denk39158312008-04-24 23:44:26 +0200451 /* Wait for completion by testing the OWN bit */
452 for (i = 1000; i > 0; i--) {
Paul Burton14e47402014-04-07 16:41:48 +0100453 status = readw(&entry->status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200454 if ((status & 0x8000) == 0)
455 break;
Paul Burton70ab8c02013-11-08 11:18:43 +0000456 udelay(100);
457 PCNET_DEBUG2(".");
Wolfgang Denk39158312008-04-24 23:44:26 +0200458 }
459 if (i <= 0) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000460 printf("%s: TIMEOUT: Tx%d failed (status = 0x%x)\n",
461 dev->name, lp->cur_tx, status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200462 pkt_len = 0;
463 goto failure;
464 }
wdenkc6097192002-11-03 00:24:07 +0000465
Wolfgang Denk39158312008-04-24 23:44:26 +0200466 /*
467 * Setup Tx ring. Caution: the write order is important here,
468 * set the status with the "ownership" bits last.
469 */
Paul Burton38004ad2016-05-26 14:49:34 +0100470 addr = pcnet_virt_to_mem(dev, packet);
Paul Burton14e47402014-04-07 16:41:48 +0100471 writew(-pkt_len, &entry->length);
472 writel(0, &entry->misc);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100473 writel(addr, &entry->base);
Paul Burton14e47402014-04-07 16:41:48 +0100474 writew(0x8300, &entry->status);
wdenkc6097192002-11-03 00:24:07 +0000475
Wolfgang Denk39158312008-04-24 23:44:26 +0200476 /* Trigger an immediate send poll. */
Paul Burton70ab8c02013-11-08 11:18:43 +0000477 pcnet_write_csr(dev, 0, 0x0008);
wdenkc6097192002-11-03 00:24:07 +0000478
Wolfgang Denk39158312008-04-24 23:44:26 +0200479 failure:
480 if (++lp->cur_tx >= TX_RING_SIZE)
481 lp->cur_tx = 0;
wdenkc6097192002-11-03 00:24:07 +0000482
Paul Burton70ab8c02013-11-08 11:18:43 +0000483 PCNET_DEBUG2("done\n");
Wolfgang Denk39158312008-04-24 23:44:26 +0200484 return pkt_len;
wdenkc6097192002-11-03 00:24:07 +0000485}
486
Wolfgang Denk39158312008-04-24 23:44:26 +0200487static int pcnet_recv (struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000488{
Wolfgang Denk39158312008-04-24 23:44:26 +0200489 struct pcnet_rx_head *entry;
Paul Burton7f3c38e2014-04-07 16:41:47 +0100490 unsigned char *buf;
Wolfgang Denk39158312008-04-24 23:44:26 +0200491 int pkt_len = 0;
Paul Burton14e47402014-04-07 16:41:48 +0100492 u16 status, err_status;
wdenkc6097192002-11-03 00:24:07 +0000493
Wolfgang Denk39158312008-04-24 23:44:26 +0200494 while (1) {
Paul Burton52505922014-04-07 16:41:46 +0100495 entry = &lp->uc->rx_ring[lp->cur_rx];
Wolfgang Denk39158312008-04-24 23:44:26 +0200496 /*
497 * If we own the next entry, it's a new packet. Send it up.
498 */
Paul Burton14e47402014-04-07 16:41:48 +0100499 status = readw(&entry->status);
Paul Burton70ab8c02013-11-08 11:18:43 +0000500 if ((status & 0x8000) != 0)
Wolfgang Denk39158312008-04-24 23:44:26 +0200501 break;
Paul Burton14e47402014-04-07 16:41:48 +0100502 err_status = status >> 8;
wdenkc6097192002-11-03 00:24:07 +0000503
Paul Burton14e47402014-04-07 16:41:48 +0100504 if (err_status != 0x03) { /* There was an error. */
Paul Burton70ab8c02013-11-08 11:18:43 +0000505 printf("%s: Rx%d", dev->name, lp->cur_rx);
Paul Burton14e47402014-04-07 16:41:48 +0100506 PCNET_DEBUG1(" (status=0x%x)", err_status);
507 if (err_status & 0x20)
Paul Burton70ab8c02013-11-08 11:18:43 +0000508 printf(" Frame");
Paul Burton14e47402014-04-07 16:41:48 +0100509 if (err_status & 0x10)
Paul Burton70ab8c02013-11-08 11:18:43 +0000510 printf(" Overflow");
Paul Burton14e47402014-04-07 16:41:48 +0100511 if (err_status & 0x08)
Paul Burton70ab8c02013-11-08 11:18:43 +0000512 printf(" CRC");
Paul Burton14e47402014-04-07 16:41:48 +0100513 if (err_status & 0x04)
Paul Burton70ab8c02013-11-08 11:18:43 +0000514 printf(" Fifo");
515 printf(" Error\n");
Paul Burton14e47402014-04-07 16:41:48 +0100516 status &= 0x03ff;
wdenkc6097192002-11-03 00:24:07 +0000517
Wolfgang Denk39158312008-04-24 23:44:26 +0200518 } else {
Paul Burton14e47402014-04-07 16:41:48 +0100519 pkt_len = (readl(&entry->msg_length) & 0xfff) - 4;
Wolfgang Denk39158312008-04-24 23:44:26 +0200520 if (pkt_len < 60) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000521 printf("%s: Rx%d: invalid packet length %d\n",
522 dev->name, lp->cur_rx, pkt_len);
Wolfgang Denk39158312008-04-24 23:44:26 +0200523 } else {
Paul Burton7f3c38e2014-04-07 16:41:47 +0100524 buf = (*lp->rx_buf)[lp->cur_rx];
525 invalidate_dcache_range((unsigned long)buf,
526 (unsigned long)buf + pkt_len);
Joe Hershberger9f09a362015-04-08 01:41:06 -0500527 net_process_received_packet(buf, pkt_len);
Paul Burton70ab8c02013-11-08 11:18:43 +0000528 PCNET_DEBUG2("Rx%d: %d bytes from 0x%p\n",
Paul Burton7f3c38e2014-04-07 16:41:47 +0100529 lp->cur_rx, pkt_len, buf);
Wolfgang Denk39158312008-04-24 23:44:26 +0200530 }
531 }
Paul Burton14e47402014-04-07 16:41:48 +0100532
533 status |= 0x8000;
534 writew(status, &entry->status);
wdenkc6097192002-11-03 00:24:07 +0000535
Wolfgang Denk39158312008-04-24 23:44:26 +0200536 if (++lp->cur_rx >= RX_RING_SIZE)
537 lp->cur_rx = 0;
538 }
539 return pkt_len;
wdenkc6097192002-11-03 00:24:07 +0000540}
541
Paul Burton70ab8c02013-11-08 11:18:43 +0000542static void pcnet_halt(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000543{
Wolfgang Denk39158312008-04-24 23:44:26 +0200544 int i;
wdenkc6097192002-11-03 00:24:07 +0000545
Paul Burton70ab8c02013-11-08 11:18:43 +0000546 PCNET_DEBUG1("%s: pcnet_halt...\n", dev->name);
wdenkc6097192002-11-03 00:24:07 +0000547
Wolfgang Denk39158312008-04-24 23:44:26 +0200548 /* Reset the PCnet controller */
Paul Burton70ab8c02013-11-08 11:18:43 +0000549 pcnet_reset(dev);
wdenkc6097192002-11-03 00:24:07 +0000550
Wolfgang Denk39158312008-04-24 23:44:26 +0200551 /* Wait for Stop bit */
552 for (i = 1000; i > 0; i--) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000553 if (pcnet_read_csr(dev, 0) & 0x4)
Wolfgang Denk39158312008-04-24 23:44:26 +0200554 break;
Paul Burton70ab8c02013-11-08 11:18:43 +0000555 udelay(10);
Wolfgang Denk39158312008-04-24 23:44:26 +0200556 }
Paul Burton70ab8c02013-11-08 11:18:43 +0000557 if (i <= 0)
558 printf("%s: TIMEOUT: controller reset failed\n", dev->name);
wdenkc6097192002-11-03 00:24:07 +0000559}