blob: 8e6571b9f0554c92d501f6016ba500a88e224239 [file] [log] [blame]
Mike Rapoport8abe7302010-12-18 17:43:19 -05001/*
Nikita Kiryanov0630b032012-01-02 04:01:30 +00002 * (C) Copyright 2011 CompuLab, Ltd.
Mike Rapoport8abe7302010-12-18 17:43:19 -05003 * Mike Rapoport <mike@compulab.co.il>
Igor Grinbergbebedbf2011-04-18 17:48:31 -04004 * Igor Grinberg <grinberg@compulab.co.il>
Mike Rapoport8abe7302010-12-18 17:43:19 -05005 *
6 * Based on omap3_beagle.h
7 * (C) Copyright 2006-2008
8 * Texas Instruments.
9 * Richard Woodruff <r-woodruff2@ti.com>
10 * Syed Mohammed Khasim <x0khasim@ti.com>
11 *
Igor Grinberg05a96a42011-04-18 17:55:21 -040012 * Configuration settings for the CompuLab CM-T35 and CM-T3730 boards
Mike Rapoport8abe7302010-12-18 17:43:19 -050013 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020014 * SPDX-License-Identifier: GPL-2.0+
Mike Rapoport8abe7302010-12-18 17:43:19 -050015 */
16
17#ifndef __CONFIG_H
18#define __CONFIG_H
19
Albert ARIBAUDbf9032a2016-01-27 08:46:11 +010020#define CONFIG_SYS_CACHELINE_SIZE 64
21
Mike Rapoport8abe7302010-12-18 17:43:19 -050022/*
23 * High Level Configuration Options
24 */
Nikita Kiryanov0630b032012-01-02 04:01:30 +000025#define CONFIG_OMAP /* in a TI OMAP core */
Marek Vasutaede1882012-07-21 05:02:23 +000026#define CONFIG_OMAP_GPIO
Nikita Kiryanov0630b032012-01-02 04:01:30 +000027#define CONFIG_CM_T3X /* working with CM-T35 and CM-T3730 */
Mike Rapoport8abe7302010-12-18 17:43:19 -050028
Mike Rapoport8abe7302010-12-18 17:43:19 -050029#define CONFIG_SDRC /* The chip has SDRC controller */
30
31#include <asm/arch/cpu.h> /* get chip and board defs */
Nishanth Menonfa96c962015-03-09 17:12:04 -050032#include <asm/arch/omap.h>
Mike Rapoport8abe7302010-12-18 17:43:19 -050033
Mike Rapoport8abe7302010-12-18 17:43:19 -050034/* Clock Defines */
35#define V_OSCK 26000000 /* Clock output from T2 */
36#define V_SCLK (V_OSCK >> 1)
37
Mike Rapoport8abe7302010-12-18 17:43:19 -050038#define CONFIG_MISC_INIT_R
39
Nikita Kiryanov0630b032012-01-02 04:01:30 +000040#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
41#define CONFIG_SETUP_MEMORY_TAGS
42#define CONFIG_INITRD_TAG
43#define CONFIG_REVISION_TAG
Nikita Kiryanovb47cb9d2012-01-12 03:26:30 +000044#define CONFIG_SERIAL_TAG
Mike Rapoport8abe7302010-12-18 17:43:19 -050045
46/*
47 * Size of malloc() pool
48 */
Igor Grinbergf497f7f2012-05-24 04:01:21 +000049#define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */
Nikita Kiryanov0630b032012-01-02 04:01:30 +000050 /* Sector */
51#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
Mike Rapoport8abe7302010-12-18 17:43:19 -050052
53/*
54 * Hardware drivers
55 */
56
57/*
58 * NS16550 Configuration
59 */
60#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
61
Mike Rapoport8abe7302010-12-18 17:43:19 -050062#define CONFIG_SYS_NS16550_SERIAL
63#define CONFIG_SYS_NS16550_REG_SIZE (-4)
64#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
65
66/*
67 * select serial console configuration
68 */
69#define CONFIG_CONS_INDEX 3
70#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
71#define CONFIG_SERIAL3 3 /* UART3 */
72
73/* allow to overwrite serial and ethaddr */
74#define CONFIG_ENV_OVERWRITE
Mike Rapoport8abe7302010-12-18 17:43:19 -050075#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
76 115200}
Nikita Kiryanov0630b032012-01-02 04:01:30 +000077
Mike Rapoport8abe7302010-12-18 17:43:19 -050078/* USB */
Nikita Kiryanov0630b032012-01-02 04:01:30 +000079#define CONFIG_USB_OMAP3
Nikita Kiryanov9f957be2012-12-02 13:59:19 +020080#define CONFIG_USB_EHCI
81#define CONFIG_USB_EHCI_OMAP
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +020082#define CONFIG_USB_MUSB_UDC
Nikita Kiryanov0630b032012-01-02 04:01:30 +000083#define CONFIG_TWL4030_USB
Mike Rapoport8abe7302010-12-18 17:43:19 -050084
85/* USB device configuration */
Nikita Kiryanov0630b032012-01-02 04:01:30 +000086#define CONFIG_USB_DEVICE
87#define CONFIG_USB_TTY
Mike Rapoport8abe7302010-12-18 17:43:19 -050088
89/* commands to include */
Mike Rapoport8abe7302010-12-18 17:43:19 -050090#define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */
91#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
Igor Grinberg23964602013-04-22 01:06:55 +000092#define CONFIG_MTD_PARTITIONS
Nikita Kiryanov0630b032012-01-02 04:01:30 +000093#define MTDIDS_DEFAULT "nand0=nand"
94#define MTDPARTS_DEFAULT "mtdparts=nand:512k(x-loader),"\
Igor Grinberg23964602013-04-22 01:06:55 +000095 "1920k(u-boot),256k(u-boot-env),"\
Nikita Kiryanov0630b032012-01-02 04:01:30 +000096 "4m(kernel),-(fs)"
Mike Rapoport8abe7302010-12-18 17:43:19 -050097
Mike Rapoport8abe7302010-12-18 17:43:19 -050098#define CONFIG_CMD_NAND /* NAND support */
Mike Rapoport8abe7302010-12-18 17:43:19 -050099
Heiko Schocherf53f2b82013-10-22 11:03:18 +0200100#define CONFIG_SYS_I2C
101#define CONFIG_SYS_OMAP24_I2C_SPEED 100000
102#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
103#define CONFIG_SYS_I2C_OMAP34XX
Nikita Kiryanovb47cb9d2012-01-12 03:26:30 +0000104#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
105#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Nikita Kiryanova8eeecb2014-08-20 15:08:52 +0300106#define CONFIG_SYS_I2C_EEPROM_BUS 0
Nikita Kiryanovda4da302012-04-02 02:29:31 +0000107#define CONFIG_I2C_MULTI_BUS
Mike Rapoport8abe7302010-12-18 17:43:19 -0500108
109/*
110 * TWL4030
111 */
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000112#define CONFIG_TWL4030_POWER
113#define CONFIG_TWL4030_LED
Mike Rapoport8abe7302010-12-18 17:43:19 -0500114
115/*
116 * Board NAND Info.
117 */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500118#define CONFIG_NAND_OMAP_GPMC
119#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
120 /* to access nand */
121#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
122 /* to access nand at */
123 /* CS0 */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500124#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
125 /* devices */
Stefan Roese55503c12014-03-11 17:04:45 +0100126
Mike Rapoport8abe7302010-12-18 17:43:19 -0500127/* Environment information */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500128#define CONFIG_EXTRA_ENV_SETTINGS \
129 "loadaddr=0x82000000\0" \
130 "usbtty=cdc_acm\0" \
Nikita Kiryanove4361e92013-12-11 18:04:40 +0200131 "console=ttyO2,115200n8\0" \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500132 "mpurate=500\0" \
133 "vram=12M\0" \
134 "dvimode=1024x768MR-16@60\0" \
135 "defaultdisplay=dvi\0" \
136 "mmcdev=0\0" \
137 "mmcroot=/dev/mmcblk0p2 rw\0" \
Igor Grinberg23964602013-04-22 01:06:55 +0000138 "mmcrootfstype=ext4 rootwait\0" \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500139 "nandroot=/dev/mtdblock4 rw\0" \
Igor Grinberg23964602013-04-22 01:06:55 +0000140 "nandrootfstype=ubifs\0" \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500141 "mmcargs=setenv bootargs console=${console} " \
142 "mpurate=${mpurate} " \
143 "vram=${vram} " \
144 "omapfb.mode=dvi:${dvimode} " \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500145 "omapdss.def_disp=${defaultdisplay} " \
146 "root=${mmcroot} " \
147 "rootfstype=${mmcrootfstype}\0" \
148 "nandargs=setenv bootargs console=${console} " \
149 "mpurate=${mpurate} " \
150 "vram=${vram} " \
151 "omapfb.mode=dvi:${dvimode} " \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500152 "omapdss.def_disp=${defaultdisplay} " \
153 "root=${nandroot} " \
154 "rootfstype=${nandrootfstype}\0" \
155 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
156 "bootscript=echo Running bootscript from mmc ...; " \
157 "source ${loadaddr}\0" \
158 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
159 "mmcboot=echo Booting from mmc ...; " \
160 "run mmcargs; " \
161 "bootm ${loadaddr}\0" \
162 "nandboot=echo Booting from nand ...; " \
163 "run nandargs; " \
Igor Grinberg23964602013-04-22 01:06:55 +0000164 "nand read ${loadaddr} 2a0000 400000; " \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500165 "bootm ${loadaddr}\0" \
166
167#define CONFIG_BOOTCOMMAND \
Andrew Bradforde1c7c8a2012-10-01 05:06:52 +0000168 "mmc dev ${mmcdev}; if mmc rescan; then " \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500169 "if run loadbootscript; then " \
170 "run bootscript; " \
171 "else " \
172 "if run loaduimage; then " \
173 "run mmcboot; " \
174 "else run nandboot; " \
175 "fi; " \
176 "fi; " \
177 "else run nandboot; fi"
178
Mike Rapoport8abe7302010-12-18 17:43:19 -0500179/*
180 * Miscellaneous configurable options
181 */
Igor Grinbergc73b4f12011-04-18 17:48:28 -0400182#define CONFIG_AUTO_COMPLETE
183#define CONFIG_CMDLINE_EDITING
184#define CONFIG_TIMESTAMP
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000185#define CONFIG_SYS_AUTOLOAD "no"
Mike Rapoport8abe7302010-12-18 17:43:19 -0500186#define CONFIG_SYS_LONGHELP /* undef to save memory */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500187#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
188/* Print Buffer Size */
189#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
190 sizeof(CONFIG_SYS_PROMPT) + 16)
191#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
192/* Boot Argument Buffer Size */
193#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
194
195#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */
196 /* works on */
197#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
198 0x01F00000) /* 31MB */
199
200#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
201 /* load address */
202
203/*
204 * OMAP3 has 12 GP timers, they can be driven by the system clock
205 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
206 * This rate is divided by a local divisor.
207 */
208#define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
209#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500210
211/*-----------------------------------------------------------------------
Mike Rapoport8abe7302010-12-18 17:43:19 -0500212 * Physical Memory Map
213 */
214#define CONFIG_NR_DRAM_BANKS 1 /* CS1 is never populated */
215#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Mike Rapoport8abe7302010-12-18 17:43:19 -0500216
Mike Rapoport8abe7302010-12-18 17:43:19 -0500217/*-----------------------------------------------------------------------
218 * FLASH and environment organization
219 */
220
221/* **** PISMO SUPPORT *** */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500222/* Monitor at start of flash */
223#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
Igor Grinberg315ef7e2012-10-07 01:17:34 +0000224#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500225
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000226#define CONFIG_ENV_IS_IN_NAND
Mike Rapoport8abe7302010-12-18 17:43:19 -0500227#define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
Luca Ceresoli9783a2c2011-04-20 11:02:05 -0400228#define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
Mike Rapoport8abe7302010-12-18 17:43:19 -0500229#define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
230
Mike Rapoport8abe7302010-12-18 17:43:19 -0500231#if defined(CONFIG_CMD_NET)
Mike Rapoport8abe7302010-12-18 17:43:19 -0500232#define CONFIG_SMC911X
233#define CONFIG_SMC911X_32_BIT
Igor Grinberg05a96a42011-04-18 17:55:21 -0400234#define CM_T3X_SMC911X_BASE 0x2C000000
235#define SB_T35_SMC911X_BASE (CM_T3X_SMC911X_BASE + (16 << 20))
236#define CONFIG_SMC911X_BASE CM_T3X_SMC911X_BASE
Mike Rapoport8abe7302010-12-18 17:43:19 -0500237#endif /* (CONFIG_CMD_NET) */
238
239/* additions for new relocation code, must be added to all boards */
240#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
241#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
242#define CONFIG_SYS_INIT_RAM_SIZE 0x800
243#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
244 CONFIG_SYS_INIT_RAM_SIZE - \
245 GENERATED_GBL_DATA_SIZE)
246
Igor Grinbergd2367bc2011-04-18 17:54:33 -0400247/* Status LED */
Igor Grinberg5ef7b862013-11-06 16:39:47 +0200248#define GREEN_LED_GPIO 186 /* CM-T35 Green LED is GPIO186 */
Igor Grinbergd2367bc2011-04-18 17:54:33 -0400249
Nikita Kiryanova6b2b732013-02-24 06:19:23 +0000250#define CONFIG_SPLASHIMAGE_GUARD
251
Igor Grinbergd2367bc2011-04-18 17:54:33 -0400252/* GPIO banks */
Uri Mashiach4892d392017-01-19 10:51:45 +0200253#ifdef CONFIG_LED_STATUS
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000254#define CONFIG_OMAP3_GPIO_6 /* GPIO186 is in GPIO bank 6 */
Igor Grinbergd2367bc2011-04-18 17:54:33 -0400255#endif
256
Nikita Kiryanov2247eb42013-01-30 21:39:58 +0000257/* Display Configuration */
258#define CONFIG_OMAP3_GPIO_2
Nikita Kiryanova6db6242013-12-31 12:55:15 +0200259#define CONFIG_OMAP3_GPIO_5
Nikita Kiryanov2247eb42013-01-30 21:39:58 +0000260#define CONFIG_VIDEO_OMAP3
261#define LCD_BPP LCD_COLOR16
262
Nikita Kiryanovc4a295a2012-12-22 21:03:48 +0000263#define CONFIG_SPLASH_SCREEN
Nikita Kiryanov7f9ceea2015-01-14 10:42:54 +0200264#define CONFIG_SPLASH_SOURCE
Nikita Kiryanovc4a295a2012-12-22 21:03:48 +0000265#define CONFIG_CMD_BMP
266#define CONFIG_BMP_16BPP
Nikita Kiryanov25da1522013-10-16 17:23:29 +0300267#define CONFIG_SCF0403_LCD
268
269#define CONFIG_OMAP3_SPI
Nikita Kiryanov2247eb42013-01-30 21:39:58 +0000270
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100271/* Defines for SPL */
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100272#define CONFIG_SPL_FRAMEWORK
273#define CONFIG_SPL_NAND_SIMPLE
274
Paul Kocialkowski341e8cd2014-11-08 23:14:55 +0100275#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
Guillaume GARDET602a16c2014-10-15 17:53:11 +0200276#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100277
278#define CONFIG_SPL_BOARD_INIT
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100279#define CONFIG_SPL_NAND_BASE
280#define CONFIG_SPL_NAND_DRIVERS
281#define CONFIG_SPL_NAND_ECC
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100282#define CONFIG_SPL_OMAP3_ID_NAND
Tom Rini28eec372016-11-07 21:34:54 -0500283#define CONFIG_SPL_LDSCRIPT "arch/arm/mach-omap2/u-boot-spl.lds"
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100284
285/* NAND boot config */
286#define CONFIG_SYS_NAND_5_ADDR_CYCLE
287#define CONFIG_SYS_NAND_PAGE_COUNT 64
288#define CONFIG_SYS_NAND_PAGE_SIZE 2048
289#define CONFIG_SYS_NAND_OOBSIZE 64
290#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
291#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
292/*
293 * Use the ECC/OOB layout from omap_gpmc.h that matches your chip:
294 * SP vs LP, 8bit vs 16bit: GPMC_NAND_HW_ECC_LAYOUT
295 */
296#define CONFIG_SYS_NAND_ECCPOS { 1, 2, 3, 4, 5, 6, 7, 8, 9, \
297 10, 11, 12 }
298#define CONFIG_SYS_NAND_ECCSIZE 512
299#define CONFIG_SYS_NAND_ECCBYTES 3
300#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW
301
302#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
303#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
304
305#define CONFIG_SPL_TEXT_BASE 0x40200800
Tom Rinicfff4aa2016-08-26 13:30:43 -0400306#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
307 CONFIG_SPL_TEXT_BASE)
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100308
309/*
310 * Use 0x80008000 as TEXT_BASE here for compatibility reasons with the
311 * older x-loader implementations. And move the BSS area so that it
312 * doesn't overlap with TEXT_BASE.
313 */
314#define CONFIG_SYS_TEXT_BASE 0x80008000
315#define CONFIG_SPL_BSS_START_ADDR 0x80100000
316#define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
317
318#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
319#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
320
Nikita Kiryanovd6554782016-04-16 17:55:09 +0300321/* EEPROM */
322#define CONFIG_CMD_EEPROM
323#define CONFIG_ENV_EEPROM_IS_ON_I2C
324#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
325#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
326#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
327#define CONFIG_SYS_EEPROM_SIZE 256
328
329#define CONFIG_CMD_EEPROM_LAYOUT
330#define CONFIG_EEPROM_LAYOUT_HELP_STRING "legacy, v1, v2, v3"
331
Mike Rapoport8abe7302010-12-18 17:43:19 -0500332#endif /* __CONFIG_H */