blob: 37439dfafe99504e911bdee61101c03bba9e1754 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hud2396512016-09-07 18:47:28 +08002/*
3 * Copyright 2016 Freescale Semiconductor
Yangbo Lubb32e682021-06-03 10:51:19 +08004 * Copyright 2019-2021 NXP
Mingkai Hud2396512016-09-07 18:47:28 +08005 */
6
7#ifndef __LS1046A_COMMON_H
8#define __LS1046A_COMMON_H
9
Sumit Gargc064fc72017-03-30 09:53:13 +053010/* SPL build */
11#ifdef CONFIG_SPL_BUILD
12#define SPL_NO_QBMAN
13#define SPL_NO_FMAN
14#define SPL_NO_ENV
15#define SPL_NO_MISC
16#define SPL_NO_QSPI
17#define SPL_NO_USB
18#define SPL_NO_SATA
19#endif
York Sun3e512d82018-06-26 14:48:29 -070020#if defined(CONFIG_SPL_BUILD) && \
21 (defined(CONFIG_NAND_BOOT) || defined(CONFIG_QSPI_BOOT))
Sumit Gargc064fc72017-03-30 09:53:13 +053022#define SPL_NO_MMC
23#endif
York Sunc5c8e1e2018-06-08 16:37:27 -070024#if defined(CONFIG_SPL_BUILD) && \
York Sunc5c8e1e2018-06-08 16:37:27 -070025 !defined(CONFIG_SPL_FSL_LS_PPA)
Sumit Gargc064fc72017-03-30 09:53:13 +053026#define SPL_NO_IFC
27#endif
28
Mingkai Hud2396512016-09-07 18:47:28 +080029#define CONFIG_REMAKE_ELF
Mingkai Hud2396512016-09-07 18:47:28 +080030
31#include <asm/arch/config.h>
Bharat Bhushanc882dd72017-03-22 12:06:28 +053032#include <asm/arch/stream_id_lsch2.h>
Mingkai Hud2396512016-09-07 18:47:28 +080033
34/* Link Definitions */
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +000035#ifdef CONFIG_TFABOOT
36#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
37#else
Mingkai Hud2396512016-09-07 18:47:28 +080038#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +000039#endif
Mingkai Hud2396512016-09-07 18:47:28 +080040
Mingkai Hud2396512016-09-07 18:47:28 +080041#define CONFIG_VERY_BIG_RAM
42#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
43#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
44#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
45#define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
46
Michael Wallef056e0f2020-06-01 21:53:26 +020047#define CPU_RELEASE_ADDR secondary_boot_addr
Mingkai Hud2396512016-09-07 18:47:28 +080048
49/* Generic Timer Definitions */
50#define COUNTER_FREQUENCY 25000000 /* 25MHz */
51
52/* Size of malloc() pool */
53#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
54
55/* Serial Port */
Mingkai Hud2396512016-09-07 18:47:28 +080056#define CONFIG_SYS_NS16550_SERIAL
57#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +080058#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
Mingkai Hud2396512016-09-07 18:47:28 +080059
Mingkai Hud2396512016-09-07 18:47:28 +080060#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
61
62/* SD boot SPL */
63#ifdef CONFIG_SD_BOOT
Mingkai Hud2396512016-09-07 18:47:28 +080064#define CONFIG_SPL_MAX_SIZE 0x1f000 /* 124 KiB */
65#define CONFIG_SPL_STACK 0x10020000
66#define CONFIG_SPL_PAD_TO 0x21000 /* 132 KiB */
67#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
68#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
69#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
70 CONFIG_SPL_BSS_MAX_SIZE)
71#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
Ruchika Gupta0009c8f2017-04-17 18:07:19 +053072
Udit Agarwal22ec2382019-11-07 16:11:32 +000073#ifdef CONFIG_NXP_ESBC
Ruchika Gupta0009c8f2017-04-17 18:07:19 +053074#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
75/*
76 * HDR would be appended at end of image and copied to DDR along
77 * with U-Boot image. Here u-boot max. size is 512K. So if binary
78 * size increases then increase this size in case of secure boot as
79 * it uses raw u-boot image instead of fit image.
80 */
81#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
82#else
83#define CONFIG_SYS_MONITOR_LEN 0x100000
Udit Agarwal22ec2382019-11-07 16:11:32 +000084#endif /* ifdef CONFIG_NXP_ESBC */
Mingkai Hud2396512016-09-07 18:47:28 +080085#endif
86
York Sun3e512d82018-06-26 14:48:29 -070087#if defined(CONFIG_QSPI_BOOT) && defined(CONFIG_SPL)
88#define CONFIG_SPL_TARGET "spl/u-boot-spl.pbl"
York Sun3e512d82018-06-26 14:48:29 -070089#define CONFIG_SPL_MAX_SIZE 0x1f000
90#define CONFIG_SPL_STACK 0x10020000
91#define CONFIG_SPL_PAD_TO 0x20000
92#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
93#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
94#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
95 CONFIG_SPL_BSS_MAX_SIZE)
96#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
97#define CONFIG_SYS_MONITOR_LEN 0x100000
York Sun3e512d82018-06-26 14:48:29 -070098#endif
99
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800100/* NAND SPL */
101#ifdef CONFIG_NAND_BOOT
102#define CONFIG_SPL_PBL_PAD
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800103#define CONFIG_SPL_LIBCOMMON_SUPPORT
104#define CONFIG_SPL_LIBGENERIC_SUPPORT
105#define CONFIG_SPL_ENV_SUPPORT
Simon Glass1ba1d4e2021-07-10 21:14:28 -0600106#define CONFIG_SPL_WATCHDOG
Simon Glassbccfc2e2021-07-10 21:14:36 -0600107#define CONFIG_SPL_I2C
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800108
109#define CONFIG_SPL_NAND_SUPPORT
Simon Glass284cb9c2021-07-10 21:14:31 -0600110#define CONFIG_SPL_DRIVERS_MISC
Ruchika Gupta0009c8f2017-04-17 18:07:19 +0530111#define CONFIG_SPL_MAX_SIZE 0x17000 /* 90 KiB */
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800112#define CONFIG_SPL_STACK 0x1001f000
113#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
114#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
115
116#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
117#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
118#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
119 CONFIG_SPL_BSS_MAX_SIZE)
120#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
121#define CONFIG_SYS_MONITOR_LEN 0xa0000
122#endif
123
Biwen Li479b9bd2021-02-05 19:02:01 +0800124/* GPIO */
125#ifdef CONFIG_DM_GPIO
126#ifndef CONFIG_MPC8XXX_GPIO
127#define CONFIG_MPC8XXX_GPIO
128#endif
129#endif
130
Mingkai Hud2396512016-09-07 18:47:28 +0800131/* I2C */
Mingkai Hud2396512016-09-07 18:47:28 +0800132
Hou Zhiqiang105457e2017-04-14 16:49:01 +0800133/* PCIe */
134#define CONFIG_PCIE1 /* PCIE controller 1 */
135#define CONFIG_PCIE2 /* PCIE controller 2 */
136#define CONFIG_PCIE3 /* PCIE controller 3 */
137
138#ifdef CONFIG_PCI
139#define CONFIG_PCI_SCAN_SHOW
Hou Zhiqiang105457e2017-04-14 16:49:01 +0800140#endif
141
Yuantian Tangd24716d2018-01-03 15:53:09 +0800142/* SATA */
143#ifndef SPL_NO_SATA
144#define CONFIG_SCSI_AHCI_PLAT
145
146#define CONFIG_SYS_SATA AHCI_BASE_ADDR
147
148#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
149#define CONFIG_SYS_SCSI_MAX_LUN 1
150#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
151 CONFIG_SYS_SCSI_MAX_LUN)
152#endif
153
Mingkai Hud2396512016-09-07 18:47:28 +0800154/* FMan ucode */
Sumit Gargc064fc72017-03-30 09:53:13 +0530155#ifndef SPL_NO_FMAN
Mingkai Hud2396512016-09-07 18:47:28 +0800156#define CONFIG_SYS_DPAA_FMAN
157#ifdef CONFIG_SYS_DPAA_FMAN
158#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
Sumit Gargc064fc72017-03-30 09:53:13 +0530159#endif
Mingkai Hud2396512016-09-07 18:47:28 +0800160
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +0000161#ifdef CONFIG_TFABOOT
162#define CONFIG_SYS_FMAN_FW_ADDR 0x900000
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +0000163#else
Mingkai Hud2396512016-09-07 18:47:28 +0800164#ifdef CONFIG_SD_BOOT
165/*
166 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
167 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
Alison Wang42f37802017-05-16 10:45:59 +0800168 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 18432(0x4800).
Mingkai Hud2396512016-09-07 18:47:28 +0800169 */
Alison Wang42f37802017-05-16 10:45:59 +0800170#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800)
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800171#elif defined(CONFIG_QSPI_BOOT)
Alison Wang42f37802017-05-16 10:45:59 +0800172#define CONFIG_SYS_FMAN_FW_ADDR 0x40900000
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800173#elif defined(CONFIG_NAND_BOOT)
Gong Qianyub91b5cf2017-09-18 16:59:28 +0800174#define CONFIG_SYS_FMAN_FW_ADDR (36 * CONFIG_SYS_NAND_BLOCK_SIZE)
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800175#else
Alison Wang42f37802017-05-16 10:45:59 +0800176#define CONFIG_SYS_FMAN_FW_ADDR 0x60900000
Mingkai Hud2396512016-09-07 18:47:28 +0800177#endif
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +0000178#endif
Mingkai Hud2396512016-09-07 18:47:28 +0800179#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
180#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
181#endif
182
183/* Miscellaneous configurable options */
Mingkai Hud2396512016-09-07 18:47:28 +0800184
185#define CONFIG_HWCONFIG
186#define HWCONFIG_BUFFER_SIZE 128
187
Qianyu Gong6264ab62017-06-15 11:10:09 +0800188#ifndef CONFIG_SPL_BUILD
189#define BOOT_TARGET_DEVICES(func) \
Yuantian Tangd24716d2018-01-03 15:53:09 +0800190 func(SCSI, scsi, 0) \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800191 func(MMC, mmc, 0) \
Mian Yousaf Kaukabe1721582019-01-29 16:38:37 +0100192 func(USB, usb, 0) \
193 func(DHCP, dhcp, na)
Qianyu Gong6264ab62017-06-15 11:10:09 +0800194#include <config_distro_bootcmd.h>
195#endif
196
Vabhav Sharma51641912019-06-06 12:35:28 +0000197#if defined(CONFIG_TARGET_LS1046AFRWY)
198#define LS1046A_BOOT_SRC_AND_HDR\
199 "boot_scripts=ls1046afrwy_boot.scr\0" \
200 "boot_script_hdr=hdr_ls1046afrwy_bs.out\0"
Biwen Li88dd2e82020-04-20 18:29:06 +0800201#elif defined(CONFIG_TARGET_LS1046AQDS)
202#define LS1046A_BOOT_SRC_AND_HDR\
203 "boot_scripts=ls1046aqds_boot.scr\0" \
204 "boot_script_hdr=hdr_ls1046aqds_bs.out\0"
Vabhav Sharma51641912019-06-06 12:35:28 +0000205#else
206#define LS1046A_BOOT_SRC_AND_HDR\
207 "boot_scripts=ls1046ardb_boot.scr\0" \
208 "boot_script_hdr=hdr_ls1046ardb_bs.out\0"
209#endif
Sumit Gargc064fc72017-03-30 09:53:13 +0530210#ifndef SPL_NO_MISC
Mingkai Hud2396512016-09-07 18:47:28 +0800211/* Initial environment variables */
212#define CONFIG_EXTRA_ENV_SETTINGS \
213 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800214 "ramdisk_addr=0x800000\0" \
215 "ramdisk_size=0x2000000\0" \
Yuantian Tange1786d32020-02-19 17:02:22 +0800216 "bootm_size=0x10000000\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800217 "fdt_addr=0x64f00000\0" \
Biwen Li88dd2e82020-04-20 18:29:06 +0800218 "kernel_addr=0x61000000\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800219 "scriptaddr=0x80000000\0" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530220 "scripthdraddr=0x80080000\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800221 "fdtheader_addr_r=0x80100000\0" \
222 "kernelheader_addr_r=0x80200000\0" \
223 "load_addr=0xa0000000\0" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530224 "kernel_addr_r=0x81000000\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800225 "fdt_addr_r=0x90000000\0" \
226 "ramdisk_addr_r=0xa0000000\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800227 "kernel_start=0x1000000\0" \
Priyanka Singha83b8db2020-01-22 10:29:46 +0000228 "kernelheader_start=0x600000\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800229 "kernel_load=0xa0000000\0" \
230 "kernel_size=0x2800000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530231 "kernelheader_size=0x40000\0" \
Shengzhou Liu47e7e032017-11-09 17:57:56 +0800232 "kernel_addr_sd=0x8000\0" \
233 "kernel_size_sd=0x14000\0" \
Priyanka Singha83b8db2020-01-22 10:29:46 +0000234 "kernelhdr_addr_sd=0x3000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530235 "kernelhdr_size_sd=0x10\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800236 "console=ttyS0,115200\0" \
Tom Rini5ad8e112017-10-22 17:55:07 -0400237 CONFIG_MTDPARTS_DEFAULT "\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800238 BOOTENV \
Vabhav Sharma51641912019-06-06 12:35:28 +0000239 LS1046A_BOOT_SRC_AND_HDR \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800240 "scan_dev_for_boot_part=" \
241 "part list ${devtype} ${devnum} devplist; " \
242 "env exists devplist || setenv devplist 1; " \
243 "for distro_bootpart in ${devplist}; do " \
244 "if fstype ${devtype} " \
245 "${devnum}:${distro_bootpart} " \
246 "bootfstype; then " \
247 "run scan_dev_for_boot; " \
248 "fi; " \
249 "done\0" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530250 "boot_a_script=" \
251 "load ${devtype} ${devnum}:${distro_bootpart} " \
252 "${scriptaddr} ${prefix}${script}; " \
253 "env exists secureboot && load ${devtype} " \
254 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai25355ec2019-04-23 05:52:17 +0000255 "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
256 "env exists secureboot " \
257 "&& esbc_validate ${scripthdraddr};" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530258 "source ${scriptaddr}\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800259 "qspi_bootcmd=echo Trying load from qspi..;" \
260 "sf probe && sf read $load_addr " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530261 "$kernel_start $kernel_size; env exists secureboot " \
262 "&& sf read $kernelheader_addr_r $kernelheader_start " \
263 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
264 "bootm $load_addr#$board\0" \
Biwen Li88dd2e82020-04-20 18:29:06 +0800265 "nand_bootcmd=echo Trying load from nand..;" \
266 "nand info; nand read $load_addr " \
267 "$kernel_start $kernel_size; env exists secureboot " \
268 "&& nand read $kernelheader_addr_r $kernelheader_start " \
269 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
270 "bootm $load_addr#$board\0" \
271 "nor_bootcmd=echo Trying load from nor..;" \
272 "cp.b $kernel_addr $load_addr " \
273 "$kernel_size; env exists secureboot " \
274 "&& cp.b $kernelheader_addr $kernelheader_addr_r " \
275 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
276 "bootm $load_addr#$board\0" \
Shengzhou Liu47e7e032017-11-09 17:57:56 +0800277 "sd_bootcmd=echo Trying load from SD ..;" \
278 "mmcinfo; mmc read $load_addr " \
279 "$kernel_addr_sd $kernel_size_sd && " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530280 "env exists secureboot && mmc read $kernelheader_addr_r " \
281 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
282 " && esbc_validate ${kernelheader_addr_r};" \
Shengzhou Liu47e7e032017-11-09 17:57:56 +0800283 "bootm $load_addr#$board\0"
Qianyu Gong6264ab62017-06-15 11:10:09 +0800284
Sumit Gargc064fc72017-03-30 09:53:13 +0530285#endif
286
Mingkai Hud2396512016-09-07 18:47:28 +0800287/* Monitor Command Prompt */
288#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Sumit Gargc064fc72017-03-30 09:53:13 +0530289
Mingkai Hud2396512016-09-07 18:47:28 +0800290#define CONFIG_SYS_MAXARGS 64 /* max command args */
291
292#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
293
Simon Glass89e0a3a2017-05-17 08:23:10 -0600294#include <asm/arch/soc.h>
295
Mingkai Hud2396512016-09-07 18:47:28 +0800296#endif /* __LS1046A_COMMON_H */