Thomas Chou | 7bb1b9b | 2010-04-20 12:49:52 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Altera 10/100/1000 triple speed ethernet mac |
| 3 | * |
| 4 | * Copyright (C) 2008 Altera Corporation. |
| 5 | * Copyright (C) 2010 Thomas Chou <thomas@wytron.com.tw> |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License version 2 as |
| 9 | * published by the Free Software Foundation. |
| 10 | */ |
| 11 | #ifndef _ALTERA_TSE_H_ |
| 12 | #define _ALTERA_TSE_H_ |
| 13 | |
Thomas Chou | 992b88b | 2015-11-06 09:36:41 +0800 | [diff] [blame] | 14 | #define __packed_1_ __packed __aligned(1) |
Thomas Chou | 7bb1b9b | 2010-04-20 12:49:52 +0800 | [diff] [blame] | 15 | |
Thomas Chou | 9f9d66a | 2015-11-09 11:02:15 +0800 | [diff] [blame] | 16 | /* dma type */ |
| 17 | #define ALT_SGDMA 0 |
Thomas Chou | 9c0a201 | 2015-11-09 14:36:29 +0800 | [diff] [blame] | 18 | #define ALT_MSGDMA 1 |
Thomas Chou | 9f9d66a | 2015-11-09 11:02:15 +0800 | [diff] [blame] | 19 | |
Thomas Chou | 7bb1b9b | 2010-04-20 12:49:52 +0800 | [diff] [blame] | 20 | /* SGDMA Stuff */ |
Thomas Chou | e2a9d2f | 2015-11-06 09:37:08 +0800 | [diff] [blame] | 21 | #define ALT_SGDMA_STATUS_BUSY_MSK BIT(4) |
Thomas Chou | 7bb1b9b | 2010-04-20 12:49:52 +0800 | [diff] [blame] | 22 | |
Thomas Chou | e2a9d2f | 2015-11-06 09:37:08 +0800 | [diff] [blame] | 23 | #define ALT_SGDMA_CONTROL_RUN_MSK BIT(5) |
| 24 | #define ALT_SGDMA_CONTROL_STOP_DMA_ER_MSK BIT(6) |
| 25 | #define ALT_SGDMA_CONTROL_SOFTWARERESET_MSK BIT(16) |
Thomas Chou | 7bb1b9b | 2010-04-20 12:49:52 +0800 | [diff] [blame] | 26 | |
Thomas Chou | 7bb1b9b | 2010-04-20 12:49:52 +0800 | [diff] [blame] | 27 | /* |
| 28 | * Descriptor control bit masks & offsets |
| 29 | * |
| 30 | * Note: The control byte physically occupies bits [31:24] in memory. |
| 31 | * The following bit-offsets are expressed relative to the LSB of |
| 32 | * the control register bitfield. |
| 33 | */ |
Thomas Chou | e2a9d2f | 2015-11-06 09:37:08 +0800 | [diff] [blame] | 34 | #define ALT_SGDMA_DESCRIPTOR_CONTROL_GENERATE_EOP_MSK BIT(0) |
| 35 | #define ALT_SGDMA_DESCRIPTOR_CONTROL_READ_FIXED_ADDRESS_MSK BIT(1) |
| 36 | #define ALT_SGDMA_DESCRIPTOR_CONTROL_WRITE_FIXED_ADDRESS_MSK BIT(2) |
| 37 | #define ALT_SGDMA_DESCRIPTOR_CONTROL_OWNED_BY_HW_MSK BIT(7) |
Thomas Chou | 7bb1b9b | 2010-04-20 12:49:52 +0800 | [diff] [blame] | 38 | |
| 39 | /* |
| 40 | * Descriptor status bit masks & offsets |
| 41 | * |
| 42 | * Note: The status byte physically occupies bits [23:16] in memory. |
| 43 | * The following bit-offsets are expressed relative to the LSB of |
| 44 | * the status register bitfield. |
| 45 | */ |
Thomas Chou | e2a9d2f | 2015-11-06 09:37:08 +0800 | [diff] [blame] | 46 | #define ALT_SGDMA_DESCRIPTOR_STATUS_TERMINATED_BY_EOP_MSK BIT(7) |
Thomas Chou | 7bb1b9b | 2010-04-20 12:49:52 +0800 | [diff] [blame] | 47 | |
| 48 | /* |
| 49 | * The SGDMA controller buffer descriptor allocates |
| 50 | * 64 bits for each address. To support ANSI C, the |
| 51 | * struct implementing a descriptor places 32-bits |
| 52 | * of padding directly above each address; each pad must |
| 53 | * be cleared when initializing a descriptor. |
| 54 | */ |
| 55 | |
| 56 | /* |
| 57 | * Buffer Descriptor data structure |
| 58 | * |
| 59 | */ |
| 60 | struct alt_sgdma_descriptor { |
Thomas Chou | 455e953 | 2015-11-06 09:36:26 +0800 | [diff] [blame] | 61 | u32 source; /* the address of data to be read. */ |
| 62 | u32 source_pad; |
Thomas Chou | 7bb1b9b | 2010-04-20 12:49:52 +0800 | [diff] [blame] | 63 | |
Thomas Chou | 455e953 | 2015-11-06 09:36:26 +0800 | [diff] [blame] | 64 | u32 destination; /* the address to write data */ |
| 65 | u32 destination_pad; |
Thomas Chou | 7bb1b9b | 2010-04-20 12:49:52 +0800 | [diff] [blame] | 66 | |
Thomas Chou | 455e953 | 2015-11-06 09:36:26 +0800 | [diff] [blame] | 67 | u32 next; /* the next descriptor in the list. */ |
| 68 | u32 next_pad; |
Thomas Chou | 7bb1b9b | 2010-04-20 12:49:52 +0800 | [diff] [blame] | 69 | |
Thomas Chou | 455e953 | 2015-11-06 09:36:26 +0800 | [diff] [blame] | 70 | u16 bytes_to_transfer; /* the number of bytes to transfer */ |
| 71 | u8 read_burst; |
| 72 | u8 write_burst; |
Thomas Chou | 7bb1b9b | 2010-04-20 12:49:52 +0800 | [diff] [blame] | 73 | |
Thomas Chou | 455e953 | 2015-11-06 09:36:26 +0800 | [diff] [blame] | 74 | u16 actual_bytes_transferred;/* bytes transferred by DMA */ |
| 75 | u8 descriptor_status; |
| 76 | u8 descriptor_control; |
Thomas Chou | 7bb1b9b | 2010-04-20 12:49:52 +0800 | [diff] [blame] | 77 | |
| 78 | } __packed_1_; |
| 79 | |
| 80 | /* SG-DMA Control/Status Slave registers map */ |
| 81 | |
| 82 | struct alt_sgdma_registers { |
Thomas Chou | 455e953 | 2015-11-06 09:36:26 +0800 | [diff] [blame] | 83 | u32 status; |
| 84 | u32 status_pad[3]; |
| 85 | u32 control; |
| 86 | u32 control_pad[3]; |
| 87 | u32 next_descriptor_pointer; |
| 88 | u32 descriptor_pad[3]; |
Thomas Chou | 7bb1b9b | 2010-04-20 12:49:52 +0800 | [diff] [blame] | 89 | }; |
| 90 | |
Thomas Chou | 9c0a201 | 2015-11-09 14:36:29 +0800 | [diff] [blame] | 91 | /* mSGDMA Stuff */ |
| 92 | |
| 93 | /* mSGDMA extended descriptor format */ |
| 94 | struct msgdma_extended_desc { |
| 95 | u32 read_addr_lo; /* data buffer source address low bits */ |
| 96 | u32 write_addr_lo; /* data buffer destination address low bits */ |
| 97 | u32 len; |
| 98 | u32 burst_seq_num; |
| 99 | u32 stride; |
| 100 | u32 read_addr_hi; /* data buffer source address high bits */ |
| 101 | u32 write_addr_hi; /* data buffer destination address high bits */ |
| 102 | u32 control; /* characteristics of the transfer */ |
| 103 | }; |
| 104 | |
| 105 | /* mSGDMA descriptor control field bit definitions */ |
| 106 | #define MSGDMA_DESC_CTL_GEN_SOP BIT(8) |
| 107 | #define MSGDMA_DESC_CTL_GEN_EOP BIT(9) |
| 108 | #define MSGDMA_DESC_CTL_END_ON_EOP BIT(12) |
| 109 | #define MSGDMA_DESC_CTL_END_ON_LEN BIT(13) |
| 110 | #define MSGDMA_DESC_CTL_GO BIT(31) |
| 111 | |
| 112 | /* Tx buffer control flags */ |
| 113 | #define MSGDMA_DESC_CTL_TX_SINGLE (MSGDMA_DESC_CTL_GEN_SOP | \ |
| 114 | MSGDMA_DESC_CTL_GEN_EOP | \ |
| 115 | MSGDMA_DESC_CTL_GO) |
| 116 | |
| 117 | #define MSGDMA_DESC_CTL_RX_SINGLE (MSGDMA_DESC_CTL_END_ON_EOP | \ |
| 118 | MSGDMA_DESC_CTL_END_ON_LEN | \ |
| 119 | MSGDMA_DESC_CTL_GO) |
| 120 | |
| 121 | /* mSGDMA extended descriptor stride definitions */ |
| 122 | #define MSGDMA_DESC_TX_STRIDE 0x00010001 |
| 123 | #define MSGDMA_DESC_RX_STRIDE 0x00010001 |
| 124 | |
| 125 | /* mSGDMA dispatcher control and status register map */ |
| 126 | struct msgdma_csr { |
| 127 | u32 status; /* Read/Clear */ |
| 128 | u32 control; /* Read/Write */ |
| 129 | u32 rw_fill_level; |
| 130 | u32 resp_fill_level; /* bit 15:0 */ |
| 131 | u32 rw_seq_num; |
| 132 | u32 pad[3]; /* reserved */ |
| 133 | }; |
| 134 | |
| 135 | /* mSGDMA CSR status register bit definitions */ |
| 136 | #define MSGDMA_CSR_STAT_BUSY BIT(0) |
| 137 | #define MSGDMA_CSR_STAT_RESETTING BIT(6) |
| 138 | #define MSGDMA_CSR_STAT_MASK 0x3FF |
| 139 | |
| 140 | /* mSGDMA CSR control register bit definitions */ |
| 141 | #define MSGDMA_CSR_CTL_RESET BIT(1) |
| 142 | |
| 143 | /* mSGDMA response register map */ |
| 144 | struct msgdma_response { |
| 145 | u32 bytes_transferred; |
| 146 | u32 status; |
| 147 | }; |
| 148 | |
Thomas Chou | 7bb1b9b | 2010-04-20 12:49:52 +0800 | [diff] [blame] | 149 | /* TSE Stuff */ |
Thomas Chou | e2a9d2f | 2015-11-06 09:37:08 +0800 | [diff] [blame] | 150 | #define ALTERA_TSE_CMD_TX_ENA_MSK BIT(0) |
| 151 | #define ALTERA_TSE_CMD_RX_ENA_MSK BIT(1) |
| 152 | #define ALTERA_TSE_CMD_ETH_SPEED_MSK BIT(3) |
| 153 | #define ALTERA_TSE_CMD_HD_ENA_MSK BIT(10) |
| 154 | #define ALTERA_TSE_CMD_SW_RESET_MSK BIT(13) |
| 155 | #define ALTERA_TSE_CMD_ENA_10_MSK BIT(25) |
Thomas Chou | 7bb1b9b | 2010-04-20 12:49:52 +0800 | [diff] [blame] | 156 | |
Thomas Chou | ec06dd8 | 2015-10-22 15:29:11 +0800 | [diff] [blame] | 157 | #define ALT_TSE_SW_RESET_TIMEOUT (3 * CONFIG_SYS_HZ) |
| 158 | #define ALT_TSE_SGDMA_BUSY_TIMEOUT (3 * CONFIG_SYS_HZ) |
Thomas Chou | 7bb1b9b | 2010-04-20 12:49:52 +0800 | [diff] [blame] | 159 | |
| 160 | /* MAC register Space */ |
| 161 | |
| 162 | struct alt_tse_mac { |
Thomas Chou | 455e953 | 2015-11-06 09:36:26 +0800 | [diff] [blame] | 163 | u32 megacore_revision; |
| 164 | u32 scratch_pad; |
| 165 | u32 command_config; |
| 166 | u32 mac_addr_0; |
| 167 | u32 mac_addr_1; |
| 168 | u32 max_frame_length; |
| 169 | u32 pause_quanta; |
| 170 | u32 rx_sel_empty_threshold; |
| 171 | u32 rx_sel_full_threshold; |
| 172 | u32 tx_sel_empty_threshold; |
| 173 | u32 tx_sel_full_threshold; |
| 174 | u32 rx_almost_empty_threshold; |
| 175 | u32 rx_almost_full_threshold; |
| 176 | u32 tx_almost_empty_threshold; |
| 177 | u32 tx_almost_full_threshold; |
| 178 | u32 mdio_phy0_addr; |
| 179 | u32 mdio_phy1_addr; |
Thomas Chou | 7bb1b9b | 2010-04-20 12:49:52 +0800 | [diff] [blame] | 180 | |
Thomas Chou | 455e953 | 2015-11-06 09:36:26 +0800 | [diff] [blame] | 181 | u32 reserved1[0x29]; |
Thomas Chou | 7bb1b9b | 2010-04-20 12:49:52 +0800 | [diff] [blame] | 182 | |
| 183 | /*FIFO control register. */ |
Thomas Chou | 455e953 | 2015-11-06 09:36:26 +0800 | [diff] [blame] | 184 | u32 tx_cmd_stat; |
| 185 | u32 rx_cmd_stat; |
Thomas Chou | 7bb1b9b | 2010-04-20 12:49:52 +0800 | [diff] [blame] | 186 | |
Thomas Chou | 455e953 | 2015-11-06 09:36:26 +0800 | [diff] [blame] | 187 | u32 reserved2[0x44]; |
Thomas Chou | 7bb1b9b | 2010-04-20 12:49:52 +0800 | [diff] [blame] | 188 | |
| 189 | /*Registers 0 to 31 within PHY device 0/1 */ |
Thomas Chou | 455e953 | 2015-11-06 09:36:26 +0800 | [diff] [blame] | 190 | u32 mdio_phy0[0x20]; |
| 191 | u32 mdio_phy1[0x20]; |
Thomas Chou | 7bb1b9b | 2010-04-20 12:49:52 +0800 | [diff] [blame] | 192 | |
| 193 | /*4 Supplemental MAC Addresses */ |
Thomas Chou | 455e953 | 2015-11-06 09:36:26 +0800 | [diff] [blame] | 194 | u32 supp_mac_addr_0_0; |
| 195 | u32 supp_mac_addr_0_1; |
| 196 | u32 supp_mac_addr_1_0; |
| 197 | u32 supp_mac_addr_1_1; |
| 198 | u32 supp_mac_addr_2_0; |
| 199 | u32 supp_mac_addr_2_1; |
| 200 | u32 supp_mac_addr_3_0; |
| 201 | u32 supp_mac_addr_3_1; |
Thomas Chou | 7bb1b9b | 2010-04-20 12:49:52 +0800 | [diff] [blame] | 202 | |
Thomas Chou | 455e953 | 2015-11-06 09:36:26 +0800 | [diff] [blame] | 203 | u32 reserved3[0x38]; |
Thomas Chou | 7bb1b9b | 2010-04-20 12:49:52 +0800 | [diff] [blame] | 204 | }; |
| 205 | |
Thomas Chou | 9f9d66a | 2015-11-09 11:02:15 +0800 | [diff] [blame] | 206 | struct tse_ops { |
| 207 | int (*send)(struct udevice *dev, void *packet, int length); |
| 208 | int (*recv)(struct udevice *dev, int flags, uchar **packetp); |
| 209 | int (*free_pkt)(struct udevice *dev, uchar *packet, int length); |
| 210 | void (*stop)(struct udevice *dev); |
| 211 | }; |
| 212 | |
Thomas Chou | 7bb1b9b | 2010-04-20 12:49:52 +0800 | [diff] [blame] | 213 | struct altera_tse_priv { |
Thomas Chou | ec06dd8 | 2015-10-22 15:29:11 +0800 | [diff] [blame] | 214 | struct alt_tse_mac *mac_dev; |
Thomas Chou | 9f9d66a | 2015-11-09 11:02:15 +0800 | [diff] [blame] | 215 | void *sgdma_rx; |
| 216 | void *sgdma_tx; |
Thomas Chou | ec06dd8 | 2015-10-22 15:29:11 +0800 | [diff] [blame] | 217 | unsigned int rx_fifo_depth; |
| 218 | unsigned int tx_fifo_depth; |
Thomas Chou | 9f9d66a | 2015-11-09 11:02:15 +0800 | [diff] [blame] | 219 | void *rx_desc; |
| 220 | void *tx_desc; |
Thomas Chou | 9c0a201 | 2015-11-09 14:36:29 +0800 | [diff] [blame] | 221 | void *rx_resp; |
Thomas Chou | ec06dd8 | 2015-10-22 15:29:11 +0800 | [diff] [blame] | 222 | unsigned char *rx_buf; |
Thomas Chou | 7bb1b9b | 2010-04-20 12:49:52 +0800 | [diff] [blame] | 223 | unsigned int phyaddr; |
Thomas Chou | ec06dd8 | 2015-10-22 15:29:11 +0800 | [diff] [blame] | 224 | unsigned int interface; |
| 225 | struct phy_device *phydev; |
| 226 | struct mii_dev *bus; |
Thomas Chou | 9f9d66a | 2015-11-09 11:02:15 +0800 | [diff] [blame] | 227 | const struct tse_ops *ops; |
| 228 | int dma_type; |
Thomas Chou | 7bb1b9b | 2010-04-20 12:49:52 +0800 | [diff] [blame] | 229 | }; |
| 230 | |
Thomas Chou | 7bb1b9b | 2010-04-20 12:49:52 +0800 | [diff] [blame] | 231 | #endif /* _ALTERA_TSE_H_ */ |