blob: 4607d9f6bc8ee46c660c57f08af5443e3f33da22 [file] [log] [blame]
Bartlomiej Sieka087415c2007-07-11 20:11:07 +02001/*
2 * (C) Copyright 2003-2007
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Bartlomiej Sieka087415c2007-07-11 20:11:07 +02006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
David Büchi6f41fc82014-12-16 10:09:31 +000011
12#define CONFIG_SYS_GENERIC_BOARD
13#define CONFIG_DISPLAY_BOARDINFO
14
15
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020016/*
17 * High Level Configuration Options
18 */
Masahiro Yamada608ed2c2014-01-16 11:03:07 +090019#define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +020020#define CONFIG_CM5200 1 /* ... on CM5200 platform */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020021
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020022#define CONFIG_SYS_TEXT_BASE 0xfc000000
23
Becky Bruce03ea1be2008-05-08 19:02:12 -050024#define CONFIG_HIGH_BATS 1 /* High BATs supported */
25
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020026/*
27 * Supported commands
28 */
Wolfgang Denk56cbd022007-08-12 14:27:39 +020029#define CONFIG_CMD_ASKENV
30#define CONFIG_CMD_BSP
31#define CONFIG_CMD_DATE
32#define CONFIG_CMD_DHCP
33#define CONFIG_CMD_DIAG
34#define CONFIG_CMD_FAT
35#define CONFIG_CMD_I2C
36#define CONFIG_CMD_JFFS2
37#define CONFIG_CMD_MII
Wolfgang Denk56cbd022007-08-12 14:27:39 +020038#define CONFIG_CMD_PING
39#define CONFIG_CMD_REGINFO
40#define CONFIG_CMD_SNTP
41#define CONFIG_CMD_USB
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020042
43/*
44 * Serial console configuration
45 */
46#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
47#define CONFIG_BAUDRATE 57600 /* ... at 57600 bps */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020048#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +020049#define CONFIG_SILENT_CONSOLE 1 /* needed to silence i2c_init() */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020050
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020051/*
52 * Ethernet configuration
53 */
54#define CONFIG_MPC5xxx_FEC 1
Ben Warrenbc1b9172009-02-05 23:58:25 -080055#define CONFIG_MPC5xxx_FEC_MII100
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020056#define CONFIG_PHY_ADDR 0x00
57#define CONFIG_ENV_OVERWRITE 1 /* allow overwriting of ethaddr */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020058/* use misc_init_r() to read ethaddr from I2C EEPROM (see CONFIG_SYS_I2C_EEPROM) */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020059#define CONFIG_MISC_INIT_R 1
60#define CONFIG_MAC_OFFSET 0x35 /* MAC address offset in I2C EEPROM */
61
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020062/*
63 * POST support
64 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020065#define CONFIG_POST (CONFIG_SYS_POST_MEMORY | CONFIG_SYS_POST_CPU | CONFIG_SYS_POST_I2C)
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020066#define MPC5XXX_SRAM_POST_SIZE (MPC5XXX_SRAM_SIZE - 4)
67/* List of I2C addresses to be verified by POST */
Peter Tyser3f1d0db2010-10-22 00:20:30 -050068#define CONFIG_SYS_POST_I2C_ADDRS {CONFIG_SYS_I2C_SLAVE, \
69 CONFIG_SYS_I2C_IO, \
70 CONFIG_SYS_I2C_EEPROM}
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020071
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020072/* display image timestamps */
73#define CONFIG_TIMESTAMP 1
74
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020075/*
76 * Autobooting
77 */
78#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
79#define CONFIG_PREBOOT "echo;" \
80 "echo Type \"run net_nfs_fdt\" to mount root filesystem over NFS;" \
81 "echo"
82#undef CONFIG_BOOTARGS
83
84/*
85 * Default environment settings
86 */
87#define CONFIG_EXTRA_ENV_SETTINGS \
88 "netdev=eth0\0" \
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020089 "netmask=255.255.0.0\0" \
90 "ipaddr=192.168.160.33\0" \
91 "serverip=192.168.1.1\0" \
92 "gatewayip=192.168.1.1\0" \
93 "console=ttyPSC0\0" \
94 "u-boot_addr=100000\0" \
95 "kernel_addr=200000\0" \
96 "kernel_addr_flash=fc0c0000\0" \
97 "fdt_addr=400000\0" \
98 "fdt_addr_flash=fc0a0000\0" \
99 "ramdisk_addr=500000\0" \
100 "rootpath=/opt/eldk-4.1/ppc_6xx\0" \
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +0200101 "u-boot=/tftpboot/cm5200/u-boot.bin\0" \
102 "bootfile_fdt=/tftpboot/cm5200/uImage\0" \
103 "fdt_file=/tftpboot/cm5200/cm5200.dtb\0" \
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200104 "load=tftp ${u-boot_addr} ${u-boot}\0" \
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +0200105 "update=prot off fc000000 +${filesize}; " \
106 "era fc000000 +${filesize}; " \
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200107 "cp.b ${u-boot_addr} fc000000 ${filesize}; " \
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +0200108 "prot on fc000000 +${filesize}\0" \
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200109 "nfsargs=setenv bootargs root=/dev/nfs rw " \
110 "nfsroot=${serverip}:${rootpath}\0" \
111 "flashargs=setenv bootargs root=/dev/mtdblock5 rw\0" \
112 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
113 "addinit=setenv bootargs ${bootargs} init=/linuxrc\0" \
114 "addcons=setenv bootargs ${bootargs} " \
115 "console=${console},${baudrate}\0" \
116 "addip=setenv bootargs ${bootargs} " \
117 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
118 "${netmask}:${hostname}:${netdev}:off panic=1\0" \
119 "flash_flash=run flashargs addinit addip addcons;" \
120 "bootm ${kernel_addr_flash} - ${fdt_addr_flash}\0" \
121 "net_nfs_fdt=tftp ${kernel_addr} ${bootfile_fdt}; " \
122 "tftp ${fdt_addr} ${fdt_file}; run nfsargs addip " \
123 "addcons; bootm ${kernel_addr} - ${fdt_addr}\0" \
124 ""
125#define CONFIG_BOOTCOMMAND "run flash_flash"
126
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200127/*
128 * Low level configuration
129 */
130
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200131/*
132 * Clock configuration
133 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* SYS_XTAL_IN = 33MHz */
135#define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK 1 /* IPB = 133MHz */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200136
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200137/*
138 * Memory map
139 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_MBAR 0xF0000000
141#define CONFIG_SYS_SDRAM_BASE 0x00000000
142#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200143
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144#define CONFIG_SYS_LOWBOOT 1
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200145
146/* Use ON-Chip SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200148#ifdef CONFIG_POST
149/* preserve space for the post_word at end of on-chip SRAM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200150#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_POST_SIZE
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200151#else
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200152#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200153#endif
154
Wolfgang Denk0191e472010-10-26 14:34:52 +0200155#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +0200156#define CONFIG_BOARD_TYPES 1 /* we use board_type */
157
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200158#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200159
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200160#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_MONITOR_LEN (384 << 10) /* 384 kB for Monitor */
162#define CONFIG_SYS_MALLOC_LEN (256 << 10) /* 256 kB for malloc() */
163#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* initial mem map for Linux */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200164
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +0200165/*
166 * Flash configuration
167 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200169#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170#define CONFIG_SYS_FLASH_BASE 0xfc000000
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +0200171/* we need these despite using CFI */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
173#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sectors on one chip */
174#define CONFIG_SYS_FLASH_SIZE 0x02000000 /* 32 MiB */
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +0200175
176
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
178#define CONFIG_SYS_RAMBOOT 1
179#undef CONFIG_SYS_LOWBOOT
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200180#endif
181
182
183/*
184 * Chip selects configuration
185 */
186/* Boot Chipselect */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
188#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
189#define CONFIG_SYS_BOOTCS_CFG 0x00087D31 /* for pci_clk = 33 MHz */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200190/* use board_early_init_r to enable flash write in CS_BOOT */
191#define CONFIG_BOARD_EARLY_INIT_R
192
193/* Flash memory addressing */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
195#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200196
197/* No burst, dead cycle = 1 for CS0 (Flash) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_CS_BURST 0x00000000
199#define CONFIG_SYS_CS_DEADCYCLE 0x00000001
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200200
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200201/*
202 * SDRAM configuration
203 * settings for k4s561632E-xx75, assuming XLB = 132 MHz
204 */
205#define SDRAM_MODE 0x00CD0000 /* CASL 3, burst length 8 */
206#define SDRAM_CONTROL 0x514F0000
207#define SDRAM_CONFIG1 0xE2333900
208#define SDRAM_CONFIG2 0x8EE70000
209
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200210/*
211 * MTD configuration
212 */
Stefan Roeseb1423dd2009-03-19 13:30:36 +0100213#define CONFIG_CMD_MTDPARTS 1
Stefan Roese5dc958f2009-05-12 14:32:58 +0200214#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
215#define CONFIG_FLASH_CFI_MTD
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +0200216#define MTDIDS_DEFAULT "nor0=cm5200-0"
217#define MTDPARTS_DEFAULT "mtdparts=cm5200-0:" \
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200218 "384k(uboot),128k(env)," \
219 "128k(redund_env),128k(dtb)," \
220 "2m(kernel),27904k(rootfs)," \
221 "-(config)"
222
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200223/*
224 * I2C configuration
225 */
226#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #2 */
228#define CONFIG_SYS_I2C_SPEED 40000 /* 40 kHz */
229#define CONFIG_SYS_I2C_SLAVE 0x0
230#define CONFIG_SYS_I2C_IO 0x38 /* PCA9554AD I2C I/O port address */
231#define CONFIG_SYS_I2C_EEPROM 0x53 /* I2C EEPROM device address */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200232
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200233/*
234 * RTC configuration
235 */
236#define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
237
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200238/*
239 * USB configuration
240 */
241#define CONFIG_USB_OHCI 1
242#define CONFIG_USB_STORAGE 1
243#define CONFIG_USB_CLOCK 0x0001BBBB
244#define CONFIG_USB_CONFIG 0x00001000
245/* Partitions (for USB) */
246#define CONFIG_MAC_PARTITION 1
247#define CONFIG_DOS_PARTITION 1
248#define CONFIG_ISO_PARTITION 1
249
250/*
251 * Invoke our last_stage_init function - needed by fwupdate
252 */
253#define CONFIG_LAST_STAGE_INIT 1
254
255/*
256 * Environment settings
257 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200258#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200259#define CONFIG_ENV_SIZE 0x10000
260#define CONFIG_ENV_SECT_SIZE 0x20000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200261#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200262/* Configuration of redundant environment */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200263#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
264#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200265
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200266/*
267 * Pin multiplexing configuration
268 */
269
270/*
271 * CS1/GPIO_WKUP_6: GPIO (default)
272 * ALTs: CAN1 on I2C1, CAN2 on TIMER0/1
273 * IRDA/PSC6: UART
274 * Ether: Ethernet 100Mbit with MD
275 * PCI_DIS: PCI controller disabled
276 * USB: USB
277 * PSC3: SPI with UART3
278 * PSC2: UART
279 * PSC1: UART
280 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200281#define CONFIG_SYS_GPS_PORT_CONFIG 0x10559C44
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200282
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200283/*
284 * Miscellaneous configurable options
285 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200286#define CONFIG_SYS_LONGHELP 1 /* undef to save memory */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200287#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
288#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
289#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
290#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200291
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292#define CONFIG_SYS_ALT_MEMTEST 1
293#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
294#define CONFIG_SYS_MEMTEST_END 0x03f00000 /* 1 .. 63 MiB in SDRAM */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200295
296#define CONFIG_LOOPW 1
297
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200298#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200299
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200300/*
301 * Various low-level settings
302 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200303#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
304#define CONFIG_SYS_HID0_FINAL HID0_ICE
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200305
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306#define CONFIG_SYS_XLB_PIPELINING 1 /* enable transaction pipeling */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200307
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200308/*
309 * Cache Configuration
310 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200311#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Wolfgang Denk56cbd022007-08-12 14:27:39 +0200312#ifdef CONFIG_CMD_KGDB
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200313#define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200314#endif
315
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200316/*
317 * Flat Device Tree support
318 */
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +0200319#define CONFIG_OF_LIBFDT 1
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200320#define CONFIG_OF_BOARD_SETUP 1
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200321#define OF_CPU "PowerPC,5200@0"
322#define OF_SOC "soc5200@f0000000"
323#define OF_TBCLK (bd->bi_busfreq / 4)
324#define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
325
326#endif /* __CONFIG_H */