blob: cb8bce12fa147c9c3fbdc603d803e8f0973ce921 [file] [log] [blame]
Timur Tabi054838e2006-10-31 18:44:42 -06001/*
Kumar Gala6a6d9482009-07-28 21:49:52 -05002 * Copyright (C) Freescale Semiconductor, Inc. 2006.
Timur Tabi054838e2006-10-31 18:44:42 -06003 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02004 * SPDX-License-Identifier: GPL-2.0+
Timur Tabi054838e2006-10-31 18:44:42 -06005 */
6
7/*
Timur Tabi435e3a72007-01-31 15:54:29 -06008 MPC8349E-mITX and MPC8349E-mITX-GP board configuration file
Timur Tabi054838e2006-10-31 18:44:42 -06009
10 Memory map:
11
12 0x0000_0000-0x0FFF_FFFF DDR SDRAM (256 MB)
13 0x8000_0000-0x9FFF_FFFF PCI1 memory space (512 MB)
14 0xA000_0000-0xBFFF_FFFF PCI2 memory space (512 MB)
15 0xE000_0000-0xEFFF_FFFF IMMR (1 MB)
16 0xE200_0000-0xE2FF_FFFF PCI1 I/O space (16 MB)
17 0xE300_0000-0xE3FF_FFFF PCI2 I/O space (16 MB)
Timur Tabi435e3a72007-01-31 15:54:29 -060018 0xF000_0000-0xF000_FFFF Compact Flash (MPC8349E-mITX only)
Timur Tabi054838e2006-10-31 18:44:42 -060019 0xF001_0000-0xF001_FFFF Local bus expansion slot
Timur Tabi435e3a72007-01-31 15:54:29 -060020 0xF800_0000-0xF801_FFFF Vitesse 7385 Parallel Interface (MPC8349E-mITX only)
21 0xFE00_0000-0xFE7F_FFFF First 8MB bank of Flash memory
22 0xFE80_0000-0xFEFF_FFFF Second 8MB bank of Flash memory (MPC8349E-mITX only)
Timur Tabi054838e2006-10-31 18:44:42 -060023
24 I2C address list:
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010025 Align. Board
26 Bus Addr Part No. Description Length Location
Timur Tabi054838e2006-10-31 18:44:42 -060027 ----------------------------------------------------------------
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010028 I2C0 0x50 M24256-BWMN6P Board EEPROM 2 U64
Timur Tabi054838e2006-10-31 18:44:42 -060029
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010030 I2C1 0x20 PCF8574 I2C Expander 0 U8
31 I2C1 0x21 PCF8574 I2C Expander 0 U10
32 I2C1 0x38 PCF8574A I2C Expander 0 U8
33 I2C1 0x39 PCF8574A I2C Expander 0 U10
34 I2C1 0x51 (DDR) DDR EEPROM 1 U1
35 I2C1 0x68 DS1339 RTC 1 U68
Timur Tabi054838e2006-10-31 18:44:42 -060036
37 Note that a given board has *either* a pair of 8574s or a pair of 8574As.
38*/
39
40#ifndef __CONFIG_H
41#define __CONFIG_H
42
Wolfgang Denk0708bc62010-10-07 21:51:12 +020043#if (CONFIG_SYS_TEXT_BASE == 0xFE000000)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020044#define CONFIG_SYS_LOWBOOT
Timur Tabi435e3a72007-01-31 15:54:29 -060045#endif
Timur Tabi054838e2006-10-31 18:44:42 -060046
47/*
48 * High Level Configuration Options
49 */
Peter Tyser72f2d392009-05-22 17:23:25 -050050#define CONFIG_MPC834x /* MPC834x family (8343, 8347, 8349) */
Timur Tabi054838e2006-10-31 18:44:42 -060051#define CONFIG_MPC8349 /* MPC8349 specific */
52
Joe Hershberger2ce021f2011-10-11 23:57:15 -050053#define CONFIG_SYS_IMMR 0xE0000000 /* The IMMR is relocated to here */
Timur Tabi054838e2006-10-31 18:44:42 -060054
Timur Tabi3e1d49a2008-02-08 13:15:55 -060055#define CONFIG_MISC_INIT_F
56#define CONFIG_MISC_INIT_R
Timur Tabi435e3a72007-01-31 15:54:29 -060057
Timur Tabi3e1d49a2008-02-08 13:15:55 -060058/*
59 * On-board devices
60 */
Timur Tabi435e3a72007-01-31 15:54:29 -060061
62#ifdef CONFIG_MPC8349ITX
Joe Hershberger2ce021f2011-10-11 23:57:15 -050063/* The CF card interface on the back of the board */
64#define CONFIG_COMPACT_FLASH
Timur Tabi3e1d49a2008-02-08 13:15:55 -060065#define CONFIG_VSC7385_ENET /* VSC7385 ethernet support */
Valeriy Glushkovce9d5852009-06-30 15:48:41 +030066#define CONFIG_SYS_USB_HOST /* use the EHCI USB controller */
Timur Tabi435e3a72007-01-31 15:54:29 -060067#endif
Timur Tabi054838e2006-10-31 18:44:42 -060068
Timur Tabi435e3a72007-01-31 15:54:29 -060069#define CONFIG_RTC_DS1337
Heiko Schocherf2850742012-10-24 13:48:22 +020070#define CONFIG_SYS_I2C
Timur Tabi435e3a72007-01-31 15:54:29 -060071#define CONFIG_TSEC_ENET /* TSEC Ethernet support */
Timur Tabi054838e2006-10-31 18:44:42 -060072
Timur Tabi435e3a72007-01-31 15:54:29 -060073/*
74 * Device configurations
75 */
76
77/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +020078#ifdef CONFIG_SYS_I2C
79#define CONFIG_SYS_I2C_FSL
80#define CONFIG_SYS_FSL_I2C_SPEED 400000
81#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
82#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
83#define CONFIG_SYS_FSL_I2C2_SPEED 400000
84#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
85#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Timur Tabi054838e2006-10-31 18:44:42 -060086
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020087#define CONFIG_SYS_SPD_BUS_NUM 1 /* The I2C bus for SPD */
Valeriy Glushkov3da9bbf2009-02-04 18:27:49 +020088#define CONFIG_SYS_RTC_BUS_NUM 1 /* The I2C bus for RTC */
Timur Tabi054838e2006-10-31 18:44:42 -060089
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_I2C_8574_ADDR1 0x20 /* I2C1, PCF8574 */
91#define CONFIG_SYS_I2C_8574_ADDR2 0x21 /* I2C1, PCF8574 */
92#define CONFIG_SYS_I2C_8574A_ADDR1 0x38 /* I2C1, PCF8574A */
93#define CONFIG_SYS_I2C_8574A_ADDR2 0x39 /* I2C1, PCF8574A */
94#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* I2C0, Board EEPROM */
Joe Hershberger2ce021f2011-10-11 23:57:15 -050095#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* I2C1, DS1339 RTC*/
96#define SPD_EEPROM_ADDRESS 0x51 /* I2C1, DDR */
Timur Tabi054838e2006-10-31 18:44:42 -060097
Timur Tabi054838e2006-10-31 18:44:42 -060098/* Don't probe these addresses: */
Joe Hershberger2ce021f2011-10-11 23:57:15 -050099#define CONFIG_SYS_I2C_NOPROBES { {1, CONFIG_SYS_I2C_8574_ADDR1}, \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200100 {1, CONFIG_SYS_I2C_8574_ADDR2}, \
101 {1, CONFIG_SYS_I2C_8574A_ADDR1}, \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500102 {1, CONFIG_SYS_I2C_8574A_ADDR2} }
Timur Tabi054838e2006-10-31 18:44:42 -0600103/* Bit definitions for the 8574[A] I2C expander */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500104 /* Board revision, 00=0.0, 01=0.1, 10=1.0 */
105#define I2C_8574_REVISION 0x03
Timur Tabi054838e2006-10-31 18:44:42 -0600106#define I2C_8574_CF 0x08 /* 1=Compact flash absent, 0=present */
107#define I2C_8574_MPCICLKRN 0x10 /* MiniPCI Clk Run */
108#define I2C_8574_PCI66 0x20 /* 0=33MHz PCI, 1=66MHz PCI */
109#define I2C_8574_FLASHSIDE 0x40 /* 0=Reset vector from U4, 1=from U7*/
110
Timur Tabi054838e2006-10-31 18:44:42 -0600111#endif
112
Timur Tabi435e3a72007-01-31 15:54:29 -0600113/* Compact Flash */
114#ifdef CONFIG_COMPACT_FLASH
Timur Tabi054838e2006-10-31 18:44:42 -0600115
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_IDE_MAXBUS 1
117#define CONFIG_SYS_IDE_MAXDEVICE 1
Timur Tabi054838e2006-10-31 18:44:42 -0600118
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
120#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_CF_BASE
121#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000
122#define CONFIG_SYS_ATA_REG_OFFSET 0
123#define CONFIG_SYS_ATA_ALT_OFFSET 0x0200
124#define CONFIG_SYS_ATA_STRIDE 2
Timur Tabi054838e2006-10-31 18:44:42 -0600125
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500126/* If a CF card is not inserted, time out quickly */
127#define ATA_RESET_TIME 1
Timur Tabi054838e2006-10-31 18:44:42 -0600128
Valeriy Glushkove3418772009-02-05 14:35:21 +0200129#endif
130
131/*
132 * SATA
133 */
134#ifdef CONFIG_SATA_SIL3114
135
136#define CONFIG_SYS_SATA_MAX_DEVICE 4
Valeriy Glushkove3418772009-02-05 14:35:21 +0200137#define CONFIG_LBA48
Timur Tabi054838e2006-10-31 18:44:42 -0600138
Timur Tabi435e3a72007-01-31 15:54:29 -0600139#endif
Timur Tabi054838e2006-10-31 18:44:42 -0600140
Valeriy Glushkovce9d5852009-06-30 15:48:41 +0300141#ifdef CONFIG_SYS_USB_HOST
142/*
143 * Support USB
144 */
Valeriy Glushkovce9d5852009-06-30 15:48:41 +0300145#define CONFIG_USB_EHCI_FSL
146
147/* Current USB implementation supports the only USB controller,
148 * so we have to choose between the MPH or the DR ones */
149#if 1
150#define CONFIG_HAS_FSL_MPH_USB
151#else
152#define CONFIG_HAS_FSL_DR_USB
153#endif
154
155#endif
156
Timur Tabi054838e2006-10-31 18:44:42 -0600157/*
Timur Tabi435e3a72007-01-31 15:54:29 -0600158 * DDR Setup
Timur Tabi054838e2006-10-31 18:44:42 -0600159 */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500160#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
162#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
163#define CONFIG_SYS_83XX_DDR_USES_CS0
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500164#define CONFIG_SYS_MEMTEST_START 0x1000 /* memtest region */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165#define CONFIG_SYS_MEMTEST_END 0x2000
Timur Tabi054838e2006-10-31 18:44:42 -0600166
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500167#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
168 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
Timur Tabi83d47822007-04-30 13:59:50 -0500169
Valeriy Glushkov3da9bbf2009-02-04 18:27:49 +0200170#define CONFIG_VERY_BIG_RAM
171#define CONFIG_MAX_MEM_MAPPED ((phys_size_t)256 << 20)
172
Heiko Schocherf2850742012-10-24 13:48:22 +0200173#ifdef CONFIG_SYS_I2C
Timur Tabi435e3a72007-01-31 15:54:29 -0600174#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
175#endif
176
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500177/* No SPD? Then manually set up DDR parameters */
178#ifndef CONFIG_SPD_EEPROM
179 #define CONFIG_SYS_DDR_SIZE 256 /* Mb */
Joe Hershberger5ade3902011-10-11 23:57:31 -0500180 #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500181 | CSCONFIG_ROW_BIT_13 \
182 | CSCONFIG_COL_BIT_10)
Timur Tabi054838e2006-10-31 18:44:42 -0600183
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184 #define CONFIG_SYS_DDR_TIMING_1 0x26242321
185 #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45, may need tuning */
Timur Tabi054838e2006-10-31 18:44:42 -0600186#endif
187
Timur Tabi435e3a72007-01-31 15:54:29 -0600188/*
189 *Flash on the Local Bus
190 */
191
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500192#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
193#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
195#define CONFIG_SYS_FLASH_EMPTY_INFO
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500196/* 127 64KB sectors + 8 8KB sectors per device */
197#define CONFIG_SYS_MAX_FLASH_SECT 135
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
199#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
200#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
Timur Tabi435e3a72007-01-31 15:54:29 -0600201
202/* The ITX has two flash chips, but the ITX-GP has only one. To support both
203boards, we say we have two, but don't display a message if we find only one. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_FLASH_QUIET_TEST
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500205#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
206#define CONFIG_SYS_FLASH_BANKS_LIST \
207 {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE + 0x800000}
208#define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size in MB */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500209#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Timur Tabi435e3a72007-01-31 15:54:29 -0600210
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600211/* Vitesse 7385 */
212
213#ifdef CONFIG_VSC7385_ENET
214
215#define CONFIG_TSEC2
216
217/* The flash address and size of the VSC7385 firmware image */
218#define CONFIG_VSC7385_IMAGE 0xFEFFE000
219#define CONFIG_VSC7385_IMAGE_SIZE 8192
220
221#endif
222
Timur Tabi435e3a72007-01-31 15:54:29 -0600223/*
224 * BRx, ORx, LBLAWBARx, and LBLAWARx
225 */
226
227/* Flash */
Timur Tabi054838e2006-10-31 18:44:42 -0600228
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500229#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
230 | BR_PS_16 \
231 | BR_MS_GPCM \
232 | BR_V)
233#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500234 | OR_UPM_XAM \
235 | OR_GPCM_CSNT \
236 | OR_GPCM_ACS_DIV2 \
237 | OR_GPCM_XACS \
238 | OR_GPCM_SCY_15 \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500239 | OR_GPCM_TRLX_SET \
240 | OR_GPCM_EHTR_SET \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500241 | OR_GPCM_EAD)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200242#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500243#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_16MB)
Timur Tabi054838e2006-10-31 18:44:42 -0600244
Timur Tabi435e3a72007-01-31 15:54:29 -0600245/* Vitesse 7385 */
Timur Tabi054838e2006-10-31 18:44:42 -0600246
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247#define CONFIG_SYS_VSC7385_BASE 0xF8000000
Timur Tabi054838e2006-10-31 18:44:42 -0600248
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600249#ifdef CONFIG_VSC7385_ENET
250
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500251#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_VSC7385_BASE \
252 | BR_PS_8 \
253 | BR_MS_GPCM \
254 | BR_V)
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500255#define CONFIG_SYS_OR1_PRELIM (OR_AM_128KB \
256 | OR_GPCM_CSNT \
257 | OR_GPCM_XACS \
258 | OR_GPCM_SCY_15 \
259 | OR_GPCM_SETA \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500260 | OR_GPCM_TRLX_SET \
261 | OR_GPCM_EHTR_SET \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500262 | OR_GPCM_EAD)
Timur Tabi054838e2006-10-31 18:44:42 -0600263
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200264#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_VSC7385_BASE
265#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
Timur Tabi054838e2006-10-31 18:44:42 -0600266
Timur Tabi435e3a72007-01-31 15:54:29 -0600267#endif
268
269/* LED */
Timur Tabi054838e2006-10-31 18:44:42 -0600270
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500271#define CONFIG_SYS_LED_BASE 0xF9000000
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500272#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LED_BASE \
273 | BR_PS_8 \
274 | BR_MS_GPCM \
275 | BR_V)
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500276#define CONFIG_SYS_OR2_PRELIM (OR_AM_2MB \
277 | OR_GPCM_CSNT \
278 | OR_GPCM_ACS_DIV2 \
279 | OR_GPCM_XACS \
280 | OR_GPCM_SCY_9 \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500281 | OR_GPCM_TRLX_SET \
282 | OR_GPCM_EHTR_SET \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500283 | OR_GPCM_EAD)
Timur Tabi435e3a72007-01-31 15:54:29 -0600284
285/* Compact Flash */
Timur Tabi054838e2006-10-31 18:44:42 -0600286
287#ifdef CONFIG_COMPACT_FLASH
288
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500289#define CONFIG_SYS_CF_BASE 0xF0000000
Timur Tabi054838e2006-10-31 18:44:42 -0600290
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500291#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_CF_BASE \
292 | BR_PS_16 \
293 | BR_MS_UPMA \
294 | BR_V)
295#define CONFIG_SYS_OR3_PRELIM (OR_UPM_AM | OR_UPM_BI)
Timur Tabi054838e2006-10-31 18:44:42 -0600296
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200297#define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_CF_BASE
298#define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_64KB)
Timur Tabi054838e2006-10-31 18:44:42 -0600299
300#endif
301
Timur Tabi435e3a72007-01-31 15:54:29 -0600302/*
303 * U-Boot memory configuration
304 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200305#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Timur Tabi054838e2006-10-31 18:44:42 -0600306
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200307#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
308#define CONFIG_SYS_RAMBOOT
Timur Tabi054838e2006-10-31 18:44:42 -0600309#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200310#undef CONFIG_SYS_RAMBOOT
Timur Tabi054838e2006-10-31 18:44:42 -0600311#endif
312
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200313#define CONFIG_SYS_INIT_RAM_LOCK
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500314#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
315#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Timur Tabi054838e2006-10-31 18:44:42 -0600316
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500317#define CONFIG_SYS_GBL_DATA_OFFSET \
318 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200319#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Timur Tabi054838e2006-10-31 18:44:42 -0600320
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200321/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Kevin Hao349a0152016-07-08 11:25:14 +0800322#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Kim Phillips831d2f62012-06-30 18:29:20 -0500323#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
Timur Tabi054838e2006-10-31 18:44:42 -0600324
325/*
326 * Local Bus LCRR and LBCR regs
327 * LCRR: DLL bypass, Clock divider is 4
328 * External Local Bus rate is
329 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
330 */
Kim Phillips328040a2009-09-25 18:19:44 -0500331#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
332#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200333#define CONFIG_SYS_LBC_LBCR 0x00000000
Timur Tabi054838e2006-10-31 18:44:42 -0600334
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500335 /* LB sdram refresh timer, about 6us */
336#define CONFIG_SYS_LBC_LSRT 0x32000000
337 /* LB refresh timer prescal, 266MHz/32*/
338#define CONFIG_SYS_LBC_MRTPR 0x20000000
Timur Tabi054838e2006-10-31 18:44:42 -0600339
340/*
Timur Tabi054838e2006-10-31 18:44:42 -0600341 * Serial Port
342 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200343#define CONFIG_SYS_NS16550_SERIAL
344#define CONFIG_SYS_NS16550_REG_SIZE 1
345#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Timur Tabi054838e2006-10-31 18:44:42 -0600346
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200347#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500348 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Timur Tabi435e3a72007-01-31 15:54:29 -0600349
Simon Glassa406b692016-10-17 20:12:38 -0600350#define CONSOLE ttyS0
Timur Tabi054838e2006-10-31 18:44:42 -0600351
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200352#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
353#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
Timur Tabi054838e2006-10-31 18:44:42 -0600354
Timur Tabi435e3a72007-01-31 15:54:29 -0600355/*
356 * PCI
357 */
Timur Tabi054838e2006-10-31 18:44:42 -0600358#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000359#define CONFIG_PCI_INDIRECT_BRIDGE
Timur Tabi054838e2006-10-31 18:44:42 -0600360
361#define CONFIG_MPC83XX_PCI2
362
363/*
364 * General PCI
365 * Addresses are mapped 1-1.
366 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200367#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
368#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
369#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500370#define CONFIG_SYS_PCI1_MMIO_BASE \
371 (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200372#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
373#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500374#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
375#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
376#define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */
Timur Tabi054838e2006-10-31 18:44:42 -0600377
378#ifdef CONFIG_MPC83XX_PCI2
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500379#define CONFIG_SYS_PCI2_MEM_BASE \
380 (CONFIG_SYS_PCI1_MMIO_BASE + CONFIG_SYS_PCI1_MMIO_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200381#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
382#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500383#define CONFIG_SYS_PCI2_MMIO_BASE \
384 (CONFIG_SYS_PCI2_MEM_BASE + CONFIG_SYS_PCI2_MEM_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200385#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
386#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500387#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
388#define CONFIG_SYS_PCI2_IO_PHYS \
389 (CONFIG_SYS_PCI1_IO_PHYS + CONFIG_SYS_PCI1_IO_SIZE)
390#define CONFIG_SYS_PCI2_IO_SIZE 0x01000000 /* 16M */
Timur Tabi054838e2006-10-31 18:44:42 -0600391#endif
392
Timur Tabi054838e2006-10-31 18:44:42 -0600393#ifndef CONFIG_PCI_PNP
394 #define PCI_ENET0_IOADDR 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200395 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI2_MEM_BASE
Timur Tabi054838e2006-10-31 18:44:42 -0600396 #define PCI_IDSEL_NUMBER 0x0f /* IDSEL = AD15 */
397#endif
398
399#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
400
401#endif
402
Wolfgang Denk291ba1b2010-10-06 09:05:45 +0200403#define CONFIG_PCI_66M
404#ifdef CONFIG_PCI_66M
Timur Tabi435e3a72007-01-31 15:54:29 -0600405#define CONFIG_83XX_CLKIN 66666666 /* in Hz */
406#else
407#define CONFIG_83XX_CLKIN 33333333 /* in Hz */
408#endif
409
Timur Tabi054838e2006-10-31 18:44:42 -0600410/* TSEC */
411
412#ifdef CONFIG_TSEC_ENET
413
Timur Tabi054838e2006-10-31 18:44:42 -0600414#define CONFIG_MII
Timur Tabi054838e2006-10-31 18:44:42 -0600415
Kim Phillips177e58f2007-05-16 16:52:19 -0500416#define CONFIG_TSEC1
Timur Tabi054838e2006-10-31 18:44:42 -0600417
Kim Phillips177e58f2007-05-16 16:52:19 -0500418#ifdef CONFIG_TSEC1
Andy Fleming458c3892007-08-16 16:35:02 -0500419#define CONFIG_HAS_ETH0
Kim Phillips177e58f2007-05-16 16:52:19 -0500420#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200421#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100422#define TSEC1_PHY_ADDR 0x1c /* VSC8201 uses address 0x1c */
Timur Tabi054838e2006-10-31 18:44:42 -0600423#define TSEC1_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500424#define TSEC1_FLAGS TSEC_GIGABIT
Timur Tabi054838e2006-10-31 18:44:42 -0600425#endif
426
Kim Phillips177e58f2007-05-16 16:52:19 -0500427#ifdef CONFIG_TSEC2
Timur Tabi435e3a72007-01-31 15:54:29 -0600428#define CONFIG_HAS_ETH1
Kim Phillips177e58f2007-05-16 16:52:19 -0500429#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200430#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600431
Timur Tabi054838e2006-10-31 18:44:42 -0600432#define TSEC2_PHY_ADDR 4
433#define TSEC2_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500434#define TSEC2_FLAGS TSEC_GIGABIT
Timur Tabi054838e2006-10-31 18:44:42 -0600435#endif
436
437#define CONFIG_ETHPRIME "Freescale TSEC"
438
439#endif
440
Timur Tabi054838e2006-10-31 18:44:42 -0600441/*
442 * Environment
443 */
Timur Tabi435e3a72007-01-31 15:54:29 -0600444#define CONFIG_ENV_OVERWRITE
445
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200446#ifndef CONFIG_SYS_RAMBOOT
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500447 #define CONFIG_ENV_ADDR \
448 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200449 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for environment */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500450 #define CONFIG_ENV_SIZE 0x2000
Timur Tabi054838e2006-10-31 18:44:42 -0600451#else
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200452 #undef CONFIG_FLASH_CFI_DRIVER
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500453 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
454 #define CONFIG_ENV_SIZE 0x2000
Timur Tabi054838e2006-10-31 18:44:42 -0600455#endif
456
457#define CONFIG_LOADS_ECHO /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200458#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
Timur Tabi054838e2006-10-31 18:44:42 -0600459
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500460/*
Jon Loeligered26c742007-07-10 09:10:49 -0500461 * BOOTP options
462 */
463#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligered26c742007-07-10 09:10:49 -0500464
Timur Tabi054838e2006-10-31 18:44:42 -0600465/* Watchdog */
Timur Tabi054838e2006-10-31 18:44:42 -0600466#undef CONFIG_WATCHDOG /* watchdog disabled */
Timur Tabi054838e2006-10-31 18:44:42 -0600467
468/*
469 * Miscellaneous configurable options
470 */
Timur Tabi435e3a72007-01-31 15:54:29 -0600471
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200472#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kim Phillips73060b52009-08-26 21:27:37 -0500473#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Timur Tabi435e3a72007-01-31 15:54:29 -0600474
Timur Tabi054838e2006-10-31 18:44:42 -0600475/*
476 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700477 * have to be in the first 256 MB of memory, since this is
Timur Tabi054838e2006-10-31 18:44:42 -0600478 * the maximum mapped by the Linux kernel during initialization.
479 */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500480 /* Initial Memory map for Linux*/
481#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Kevin Hao9c747962016-07-08 11:25:15 +0800482#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Timur Tabi054838e2006-10-31 18:44:42 -0600483
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200484#define CONFIG_SYS_HRCW_LOW (\
Timur Tabi054838e2006-10-31 18:44:42 -0600485 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
486 HRCWL_DDR_TO_SCB_CLK_1X1 |\
487 HRCWL_CSB_TO_CLKIN_4X1 |\
488 HRCWL_VCO_1X2 |\
489 HRCWL_CORE_TO_CSB_2X1)
490
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200491#ifdef CONFIG_SYS_LOWBOOT
492#define CONFIG_SYS_HRCW_HIGH (\
Timur Tabi054838e2006-10-31 18:44:42 -0600493 HRCWH_PCI_HOST |\
Timur Tabi435e3a72007-01-31 15:54:29 -0600494 HRCWH_32_BIT_PCI |\
Timur Tabi054838e2006-10-31 18:44:42 -0600495 HRCWH_PCI1_ARBITER_ENABLE |\
Timur Tabi435e3a72007-01-31 15:54:29 -0600496 HRCWH_PCI2_ARBITER_ENABLE |\
Timur Tabi054838e2006-10-31 18:44:42 -0600497 HRCWH_CORE_ENABLE |\
498 HRCWH_FROM_0X00000100 |\
499 HRCWH_BOOTSEQ_DISABLE |\
500 HRCWH_SW_WATCHDOG_DISABLE |\
501 HRCWH_ROM_LOC_LOCAL_16BIT |\
502 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500503 HRCWH_TSEC2M_IN_GMII)
Timur Tabi054838e2006-10-31 18:44:42 -0600504#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200505#define CONFIG_SYS_HRCW_HIGH (\
Timur Tabi054838e2006-10-31 18:44:42 -0600506 HRCWH_PCI_HOST |\
507 HRCWH_32_BIT_PCI |\
508 HRCWH_PCI1_ARBITER_ENABLE |\
Timur Tabi435e3a72007-01-31 15:54:29 -0600509 HRCWH_PCI2_ARBITER_ENABLE |\
Timur Tabi054838e2006-10-31 18:44:42 -0600510 HRCWH_CORE_ENABLE |\
511 HRCWH_FROM_0XFFF00100 |\
512 HRCWH_BOOTSEQ_DISABLE |\
513 HRCWH_SW_WATCHDOG_DISABLE |\
514 HRCWH_ROM_LOC_LOCAL_16BIT |\
515 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500516 HRCWH_TSEC2M_IN_GMII)
Timur Tabi054838e2006-10-31 18:44:42 -0600517#endif
518
Timur Tabi435e3a72007-01-31 15:54:29 -0600519/*
520 * System performance
521 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200522#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500523#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200524#define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
525#define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
526#define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
527#define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
Valeriy Glushkovce9d5852009-06-30 15:48:41 +0300528#define CONFIG_SYS_SCCR_USBMPHCM 3 /* USB MPH controller's clock */
529#define CONFIG_SYS_SCCR_USBDRCM 0 /* USB DR controller's clock */
Timur Tabi054838e2006-10-31 18:44:42 -0600530
Timur Tabi435e3a72007-01-31 15:54:29 -0600531/*
532 * System IO Config
533 */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500534/* Needed for gigabit to work on TSEC 1 */
535#define CONFIG_SYS_SICRH SICRH_TSOBI1
536 /* USB DR as device + USB MPH as host */
537#define CONFIG_SYS_SICRL (SICRL_LDP_A | SICRL_USB1)
Timur Tabi054838e2006-10-31 18:44:42 -0600538
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500539#define CONFIG_SYS_HID0_INIT 0x00000000
540#define CONFIG_SYS_HID0_FINAL HID0_ENABLE_INSTRUCTION_CACHE
Timur Tabi054838e2006-10-31 18:44:42 -0600541
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200542#define CONFIG_SYS_HID2 HID2_HBE
Becky Bruce03ea1be2008-05-08 19:02:12 -0500543#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Timur Tabi054838e2006-10-31 18:44:42 -0600544
Timur Tabi435e3a72007-01-31 15:54:29 -0600545/* DDR */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500546#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500547 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500548 | BATL_MEMCOHERENCE)
549#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
550 | BATU_BL_256M \
551 | BATU_VS \
552 | BATU_VP)
Timur Tabi054838e2006-10-31 18:44:42 -0600553
Timur Tabi435e3a72007-01-31 15:54:29 -0600554/* PCI */
Timur Tabi054838e2006-10-31 18:44:42 -0600555#ifdef CONFIG_PCI
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500556#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500557 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500558 | BATL_MEMCOHERENCE)
559#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
560 | BATU_BL_256M \
561 | BATU_VS \
562 | BATU_VP)
563#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500564 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500565 | BATL_CACHEINHIBIT \
566 | BATL_GUARDEDSTORAGE)
567#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
568 | BATU_BL_256M \
569 | BATU_VS \
570 | BATU_VP)
Timur Tabi054838e2006-10-31 18:44:42 -0600571#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200572#define CONFIG_SYS_IBAT1L 0
573#define CONFIG_SYS_IBAT1U 0
574#define CONFIG_SYS_IBAT2L 0
575#define CONFIG_SYS_IBAT2U 0
Timur Tabi054838e2006-10-31 18:44:42 -0600576#endif
577
578#ifdef CONFIG_MPC83XX_PCI2
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500579#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500580 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500581 | BATL_MEMCOHERENCE)
582#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \
583 | BATU_BL_256M \
584 | BATU_VS \
585 | BATU_VP)
586#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500587 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500588 | BATL_CACHEINHIBIT \
589 | BATL_GUARDEDSTORAGE)
590#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \
591 | BATU_BL_256M \
592 | BATU_VS \
593 | BATU_VP)
Timur Tabi054838e2006-10-31 18:44:42 -0600594#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200595#define CONFIG_SYS_IBAT3L 0
596#define CONFIG_SYS_IBAT3U 0
597#define CONFIG_SYS_IBAT4L 0
598#define CONFIG_SYS_IBAT4U 0
Timur Tabi054838e2006-10-31 18:44:42 -0600599#endif
600
601/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500602#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500603 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500604 | BATL_CACHEINHIBIT \
605 | BATL_GUARDEDSTORAGE)
606#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
607 | BATU_BL_256M \
608 | BATU_VS \
609 | BATU_VP)
Timur Tabi054838e2006-10-31 18:44:42 -0600610
611/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500612#define CONFIG_SYS_IBAT6L (0xF0000000 \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500613 | BATL_PP_RW \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500614 | BATL_MEMCOHERENCE \
615 | BATL_GUARDEDSTORAGE)
616#define CONFIG_SYS_IBAT6U (0xF0000000 \
617 | BATU_BL_256M \
618 | BATU_VS \
619 | BATU_VP)
Timur Tabi054838e2006-10-31 18:44:42 -0600620
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200621#define CONFIG_SYS_IBAT7L 0
622#define CONFIG_SYS_IBAT7U 0
Timur Tabi054838e2006-10-31 18:44:42 -0600623
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200624#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
625#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
626#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
627#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
628#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
629#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
630#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
631#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
632#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
633#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
634#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
635#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
636#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
637#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
638#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
639#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Timur Tabi054838e2006-10-31 18:44:42 -0600640
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500641#if defined(CONFIG_CMD_KGDB)
Timur Tabi054838e2006-10-31 18:44:42 -0600642#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Timur Tabi054838e2006-10-31 18:44:42 -0600643#endif
644
Timur Tabi054838e2006-10-31 18:44:42 -0600645/*
646 * Environment Configuration
647 */
648#define CONFIG_ENV_OVERWRITE
649
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500650#define CONFIG_NETDEV "eth0"
Timur Tabi054838e2006-10-31 18:44:42 -0600651
Timur Tabi435e3a72007-01-31 15:54:29 -0600652/* Default path and filenames */
Joe Hershberger257ff782011-10-13 13:03:47 +0000653#define CONFIG_ROOTPATH "/nfsroot/rootfs"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000654#define CONFIG_BOOTFILE "uImage"
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500655 /* U-Boot image on TFTP server */
656#define CONFIG_UBOOTPATH "u-boot.bin"
Timur Tabi054838e2006-10-31 18:44:42 -0600657
Timur Tabi435e3a72007-01-31 15:54:29 -0600658#ifdef CONFIG_MPC8349ITX
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500659#define CONFIG_FDTFILE "mpc8349emitx.dtb"
Timur Tabi054838e2006-10-31 18:44:42 -0600660#else
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500661#define CONFIG_FDTFILE "mpc8349emitxgp.dtb"
Timur Tabi054838e2006-10-31 18:44:42 -0600662#endif
663
Timur Tabi435e3a72007-01-31 15:54:29 -0600664
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100665#define CONFIG_EXTRA_ENV_SETTINGS \
Simon Glassa406b692016-10-17 20:12:38 -0600666 "console=" __stringify(CONSOLE) "\0" \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500667 "netdev=" CONFIG_NETDEV "\0" \
668 "uboot=" CONFIG_UBOOTPATH "\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200669 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200670 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
671 " +$filesize; " \
672 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
673 " +$filesize; " \
674 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
675 " $filesize; " \
676 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
677 " +$filesize; " \
678 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
679 " $filesize\0" \
Kim Phillips73060b52009-08-26 21:27:37 -0500680 "fdtaddr=780000\0" \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500681 "fdtfile=" CONFIG_FDTFILE "\0"
Kim Phillips774e1b52006-11-01 00:10:40 -0600682
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100683#define CONFIG_NFSBOOTCOMMAND \
Timur Tabi435e3a72007-01-31 15:54:29 -0600684 "setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath" \
Joe Hershberger2ce021f2011-10-11 23:57:15 -0500685 " ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off "\
Timur Tabi435e3a72007-01-31 15:54:29 -0600686 " console=$console,$baudrate $othbootargs; " \
687 "tftp $loadaddr $bootfile;" \
688 "tftp $fdtaddr $fdtfile;" \
689 "bootm $loadaddr - $fdtaddr"
Kim Phillips774e1b52006-11-01 00:10:40 -0600690
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100691#define CONFIG_RAMBOOTCOMMAND \
Timur Tabi435e3a72007-01-31 15:54:29 -0600692 "setenv bootargs root=/dev/ram rw" \
693 " console=$console,$baudrate $othbootargs; " \
694 "tftp $ramdiskaddr $ramdiskfile;" \
695 "tftp $loadaddr $bootfile;" \
696 "tftp $fdtaddr $fdtfile;" \
697 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Timur Tabi054838e2006-10-31 18:44:42 -0600698
Timur Tabi054838e2006-10-31 18:44:42 -0600699#endif