blob: 3dd880f3d6c4c31a861cfa0609462c38a3b0bbc4 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Macpaul Lin01cfa112010-10-19 17:05:51 +08002/*
3 * Copyright (C) 2011 Andes Technology Corporation
4 * Shawn Lin, Andes Technology Corporation <nobuhiro@andestech.com>
5 * Macpaul Lin, Andes Technology Corporation <macpaul@andestech.com>
Macpaul Lin01cfa112010-10-19 17:05:51 +08006 */
7
8#include <common.h>
Simon Glass8e201882020-05-10 11:39:54 -06009#include <flash.h>
Simon Glass8e16b1e2019-12-28 10:45:05 -070010#include <init.h>
Simon Glass274e0b02020-05-10 11:39:56 -060011#include <net.h>
rickdc24dac2017-05-23 13:48:27 +080012#if defined(CONFIG_FTMAC100) && !defined(CONFIG_DM_ETH)
Macpaul Lin01cfa112010-10-19 17:05:51 +080013#include <netdev.h>
rickf1113c92017-05-18 14:37:53 +080014#endif
15#include <linux/io.h>
Simon Glass692abc92017-05-17 08:22:57 -060016#include <asm/io.h>
17#include <asm/mach-types.h>
Macpaul Lin01cfa112010-10-19 17:05:51 +080018
Macpaul Lin01cfa112010-10-19 17:05:51 +080019#include <faraday/ftsmc020.h>
20
21DECLARE_GLOBAL_DATA_PTR;
22
23/*
24 * Miscellaneous platform dependent initializations
25 */
26
27int board_init(void)
28{
29 /*
30 * refer to BOOT_PARAMETER_PA_BASE within
31 * "linux/arch/nds32/include/asm/misc_spec.h"
32 */
rickf1113c92017-05-18 14:37:53 +080033 printf("Board: %s\n" , CONFIG_SYS_BOARD);
Macpaul Lin01cfa112010-10-19 17:05:51 +080034 gd->bd->bi_arch_number = MACH_TYPE_ADPAG101P;
35 gd->bd->bi_boot_params = PHYS_SDRAM_0 + 0x400;
36
Macpaul Lin01cfa112010-10-19 17:05:51 +080037 return 0;
38}
39
40int dram_init(void)
41{
42 unsigned long sdram_base = PHYS_SDRAM_0;
ken kuo7abab272013-06-08 11:14:09 +080043 unsigned long expected_size = PHYS_SDRAM_0_SIZE + PHYS_SDRAM_1_SIZE;
Macpaul Lin01cfa112010-10-19 17:05:51 +080044 unsigned long actual_size;
45
46 actual_size = get_ram_size((void *)sdram_base, expected_size);
47
48 gd->ram_size = actual_size;
49
50 if (expected_size != actual_size) {
51 printf("Warning: Only %lu of %lu MiB SDRAM is working\n",
52 actual_size >> 20, expected_size >> 20);
53 }
54
55 return 0;
56}
57
Simon Glass2f949c32017-03-31 08:40:32 -060058int dram_init_banksize(void)
ken kuo7abab272013-06-08 11:14:09 +080059{
60 gd->bd->bi_dram[0].start = PHYS_SDRAM_0;
61 gd->bd->bi_dram[0].size = PHYS_SDRAM_0_SIZE;
62 gd->bd->bi_dram[1].start = PHYS_SDRAM_1;
63 gd->bd->bi_dram[1].size = PHYS_SDRAM_1_SIZE;
Simon Glass2f949c32017-03-31 08:40:32 -060064
65 return 0;
ken kuo7abab272013-06-08 11:14:09 +080066}
67
rickdc24dac2017-05-23 13:48:27 +080068#if defined(CONFIG_FTMAC100) && !defined(CONFIG_DM_ETH)
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +090069int board_eth_init(struct bd_info *bd)
Macpaul Lin01cfa112010-10-19 17:05:51 +080070{
71 return ftmac100_initialize(bd);
72}
rickf1113c92017-05-18 14:37:53 +080073#endif
Macpaul Lin01cfa112010-10-19 17:05:51 +080074
75ulong board_flash_get_legacy(ulong base, int banknum, flash_info_t *info)
76{
77 if (banknum == 0) { /* non-CFI boot flash */
78 info->portwidth = FLASH_CFI_8BIT;
79 info->chipwidth = FLASH_CFI_BY8;
80 info->interface = FLASH_CFI_X8;
81 return 1;
82 } else {
83 return 0;
84 }
85}