blob: 0a9f47b97cd0820b944d42ed4cfce324af78abcc [file] [log] [blame]
Kumar Galafd83aa82008-07-25 13:31:05 -05001/*
Kumar Galaa1c0a462010-05-21 04:14:49 -05002 * Copyright 2007-2009,2010 Freescale Semiconductor, Inc.
Kumar Galafd83aa82008-07-25 13:31:05 -05003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * mpc8536ds board configuration file
25 *
26 */
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
Kumar Galaa1c0a462010-05-21 04:14:49 -050030#include "../board/freescale/common/ics307_clk.h"
31
Mingkai Hu71497842009-09-18 11:45:09 +080032#ifdef CONFIG_MK_36BIT
Kumar Galaee1ca7e2009-07-30 15:54:07 -050033#define CONFIG_PHYS_64BIT 1
34#endif
35
Mingkai Huc2a6dca2009-09-23 15:20:37 +080036#ifdef CONFIG_MK_NAND
37#define CONFIG_NAND_U_BOOT 1
38#define CONFIG_RAMBOOT_NAND 1
39#define CONFIG_RAMBOOT_TEXT_BASE 0xf8f82000
40#endif
41
Mingkai Hua74e3952009-09-23 15:20:38 +080042#ifdef CONFIG_MK_SDCARD
43#define CONFIG_RAMBOOT_SDCARD 1
44#define CONFIG_RAMBOOT_TEXT_BASE 0xf8f80000
45#endif
46
47#ifdef CONFIG_MK_SPIFLASH
48#define CONFIG_RAMBOOT_SPIFLASH 1
49#define CONFIG_RAMBOOT_TEXT_BASE 0xf8f80000
50#endif
51
Kumar Galafd83aa82008-07-25 13:31:05 -050052/* High Level Configuration Options */
53#define CONFIG_BOOKE 1 /* BOOKE */
54#define CONFIG_E500 1 /* BOOKE e500 family */
55#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
56#define CONFIG_MPC8536 1
57#define CONFIG_MPC8536DS 1
58
Kumar Gala1a5ba5f2009-01-23 14:22:13 -060059#define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
Kumar Galafd83aa82008-07-25 13:31:05 -050060#define CONFIG_PCI 1 /* Enable PCI/PCIE */
61#define CONFIG_PCI1 1 /* Enable PCI controller 1 */
62#define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
63#define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
64#define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
65#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
66#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala7738d5c2008-10-21 11:33:58 -050067#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Kumar Gala86853d42010-05-22 13:21:39 -050068#define CONFIG_SYS_HAS_SERDES /* has SERDES */
Kumar Galafd83aa82008-07-25 13:31:05 -050069
70#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Roy Zangb42bb192009-07-09 10:05:48 +080071#define CONFIG_E1000 1 /* Defind e1000 pci Ethernet card*/
Kumar Galafd83aa82008-07-25 13:31:05 -050072
73#define CONFIG_TSEC_ENET /* tsec ethernet support */
74#define CONFIG_ENV_OVERWRITE
75
Kumar Galaa1c0a462010-05-21 04:14:49 -050076#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
77#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
Kumar Galafd83aa82008-07-25 13:31:05 -050078#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
Kumar Galafd83aa82008-07-25 13:31:05 -050079
80/*
81 * These can be toggled for performance analysis, otherwise use default.
82 */
83#define CONFIG_L2_CACHE /* toggle L2 cache */
84#define CONFIG_BTB /* toggle branch predition */
Kumar Galafd83aa82008-07-25 13:31:05 -050085
Andy Fleming6843a6e2008-10-30 16:51:33 -050086#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
87
Kumar Galafd83aa82008-07-25 13:31:05 -050088#define CONFIG_ENABLE_36BIT_PHYS 1
89
Kumar Galaee1ca7e2009-07-30 15:54:07 -050090#ifdef CONFIG_PHYS_64BIT
91#define CONFIG_ADDR_MAP 1
92#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
93#endif
94
Mingkai Hu90975312009-09-23 15:19:32 +080095#define CONFIG_SYS_MEMTEST_START 0x00010000 /* skip exception vectors */
96#define CONFIG_SYS_MEMTEST_END 0x1f000000 /* skip u-boot at top of RAM */
Kumar Galafd83aa82008-07-25 13:31:05 -050097#define CONFIG_PANIC_HANG /* do not reset board on panic */
98
99/*
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800100 * Config the L2 Cache as L2 SRAM
101 */
102#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
103#ifdef CONFIG_PHYS_64BIT
104#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
105#else
106#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
107#endif
108#define CONFIG_SYS_L2_SIZE (512 << 10)
109#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
110
111/*
Kumar Galafd83aa82008-07-25 13:31:05 -0500112 * Base addresses -- Note these are effective addresses where the
113 * actual resources get mapped (not physical addresses)
114 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500116#ifdef CONFIG_PHYS_64BIT
Mingkai Hu90975312009-09-23 15:19:32 +0800117#define CONFIG_SYS_CCSRBAR_PHYS 0xfffe00000ull /* physical addr of CCSRBAR */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500118#else
Mingkai Hu90975312009-09-23 15:19:32 +0800119#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500120#endif
Mingkai Hu90975312009-09-23 15:19:32 +0800121#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Kumar Galafd83aa82008-07-25 13:31:05 -0500122
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800123#if defined(CONFIG_RAMBOOT_NAND) && !defined(CONFIG_NAND_SPL)
124#define CONFIG_SYS_CCSRBAR_DEFAULT CONFIG_SYS_CCSRBAR
125#else
126#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
127#endif
128
Kumar Galafd83aa82008-07-25 13:31:05 -0500129/* DDR Setup */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500130#define CONFIG_VERY_BIG_RAM
Kumar Galafd83aa82008-07-25 13:31:05 -0500131#define CONFIG_FSL_DDR2
132#undef CONFIG_FSL_DDR_INTERACTIVE
133#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
134#define CONFIG_DDR_SPD
135#undef CONFIG_DDR_DLL
136
Dave Liud3ca1242008-10-28 17:53:38 +0800137#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Kumar Galafd83aa82008-07-25 13:31:05 -0500138#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
139
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
141#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Galafd83aa82008-07-25 13:31:05 -0500142
143#define CONFIG_NUM_DDR_CONTROLLERS 1
144#define CONFIG_DIMM_SLOTS_PER_CTLR 1
145#define CONFIG_CHIP_SELECTS_PER_CTRL 2
146
147/* I2C addresses of SPD EEPROMs */
148#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#define CONFIG_SYS_SPD_BUS_NUM 1
Kumar Galafd83aa82008-07-25 13:31:05 -0500150
151/* These are used when DDR doesn't use SPD. */
Mingkai Hu90975312009-09-23 15:19:32 +0800152#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200153#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
Mingkai Hu90975312009-09-23 15:19:32 +0800154#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155#define CONFIG_SYS_DDR_TIMING_3 0x00000000
156#define CONFIG_SYS_DDR_TIMING_0 0x00260802
157#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
158#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
159#define CONFIG_SYS_DDR_MODE_1 0x00480432
160#define CONFIG_SYS_DDR_MODE_2 0x00000000
161#define CONFIG_SYS_DDR_INTERVAL 0x06180100
162#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
163#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
164#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
165#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
Mingkai Hu90975312009-09-23 15:19:32 +0800166#define CONFIG_SYS_DDR_CONTROL 0xC3008000 /* Type = DDR2 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_DDR_CONTROL2 0x04400010
Kumar Galafd83aa82008-07-25 13:31:05 -0500168
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
170#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
171#define CONFIG_SYS_DDR_SBE 0x00010000
Kumar Galafd83aa82008-07-25 13:31:05 -0500172
Kumar Galafd83aa82008-07-25 13:31:05 -0500173/* Make sure required options are set */
174#ifndef CONFIG_SPD_EEPROM
175#error ("CONFIG_SPD_EEPROM is required")
176#endif
177
178#undef CONFIG_CLOCKS_IN_MHZ
179
180
181/*
182 * Memory map -- xxx -this is wrong, needs updating
183 *
184 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
185 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
186 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
187 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
188 *
189 * Localbus cacheable (TBD)
190 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
191 *
192 * Localbus non-cacheable
Jason Jin3a1e04f2008-10-31 05:07:04 -0500193 * 0xe000_0000 0xe7ff_ffff Promjet/free 128M non-cacheable
Kumar Galafd83aa82008-07-25 13:31:05 -0500194 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Jason Jin3a1e04f2008-10-31 05:07:04 -0500195 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
Kumar Galafd83aa82008-07-25 13:31:05 -0500196 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
197 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
198 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
199 */
200
201/*
202 * Local Bus Definitions
203 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500205#ifdef CONFIG_PHYS_64BIT
206#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
207#else
Kumar Gala4be8b572008-12-02 14:19:34 -0600208#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500209#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500210
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800211#define CONFIG_FLASH_BR_PRELIM \
Mingkai Hu90975312009-09-23 15:19:32 +0800212 (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) \
213 | BR_PS_16 | BR_V)
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800214#define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
Kumar Galafd83aa82008-07-25 13:31:05 -0500215
Mingkai Hu90975312009-09-23 15:19:32 +0800216#define CONFIG_SYS_BR1_PRELIM \
217 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
218 | BR_PS_16 | BR_V)
Kumar Gala4be8b572008-12-02 14:19:34 -0600219#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
Kumar Galafd83aa82008-07-25 13:31:05 -0500220
Mingkai Hu90975312009-09-23 15:19:32 +0800221#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \
222 CONFIG_SYS_FLASH_BASE_PHYS }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_FLASH_QUIET_TEST
Kumar Galafd83aa82008-07-25 13:31:05 -0500224#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
225
Mingkai Hu90975312009-09-23 15:19:32 +0800226#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
227#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#undef CONFIG_SYS_FLASH_CHECKSUM
Mingkai Hu90975312009-09-23 15:19:32 +0800229#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
230#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Galafd83aa82008-07-25 13:31:05 -0500231
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200232#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
Kumar Galafd83aa82008-07-25 13:31:05 -0500233
Mingkai Hua74e3952009-09-23 15:20:38 +0800234#if defined(CONFIG_SYS_SPL) || defined(CONFIG_RAMBOOT_NAND) \
235 || defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH)
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800236#define CONFIG_SYS_RAMBOOT
237#else
238#undef CONFIG_SYS_RAMBOOT
239#endif
240
Kumar Galafd83aa82008-07-25 13:31:05 -0500241#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200242#define CONFIG_SYS_FLASH_CFI
243#define CONFIG_SYS_FLASH_EMPTY_INFO
244#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
Kumar Galafd83aa82008-07-25 13:31:05 -0500245
246#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
247
248#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
249#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500250#ifdef CONFIG_PHYS_64BIT
251#define PIXIS_BASE_PHYS 0xfffdf0000ull
252#else
Kumar Gala0f492b42008-12-02 14:19:33 -0600253#define PIXIS_BASE_PHYS PIXIS_BASE
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500254#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500255
Kumar Gala0f492b42008-12-02 14:19:33 -0600256#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
Mingkai Hu90975312009-09-23 15:19:32 +0800257#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
Kumar Galafd83aa82008-07-25 13:31:05 -0500258
259#define PIXIS_ID 0x0 /* Board ID at offset 0 */
260#define PIXIS_VER 0x1 /* Board version at offset 1 */
261#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
262#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
263#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
264#define PIXIS_PWR 0x5 /* PIXIS Power status register */
265#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
266#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
267#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
268#define PIXIS_VCTL 0x10 /* VELA Control Register */
269#define PIXIS_VSTAT 0x11 /* VELA Status Register */
270#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
271#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
272#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
273#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galae21db032009-07-14 22:42:01 -0500274#define PIXIS_VBOOT_LBMAP 0xe0 /* VBOOT - CFG_LBMAP */
275#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
276#define PIXIS_VBOOT_LBMAP_NOR1 0x01 /* cfg_lbmap - boot from NOR 1 */
277#define PIXIS_VBOOT_LBMAP_NOR2 0x02 /* cfg_lbmap - boot from NOR 2 */
278#define PIXIS_VBOOT_LBMAP_NOR3 0x03 /* cfg_lbmap - boot from NOR 3 */
279#define PIXIS_VBOOT_LBMAP_PJET 0x04 /* cfg_lbmap - boot from projet */
280#define PIXIS_VBOOT_LBMAP_NAND 0x05 /* cfg_lbmap - boot from NAND */
Kumar Galafd83aa82008-07-25 13:31:05 -0500281#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
282#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
283#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
284#define PIXIS_VSYSCLK0 0x1A /* VELA SYSCLK0 Register */
285#define PIXIS_VSYSCLK1 0x1B /* VELA SYSCLK1 Register */
286#define PIXIS_VSYSCLK2 0x1C /* VELA SYSCLK2 Register */
287#define PIXIS_VDDRCLK0 0x1D /* VELA DDRCLK0 Register */
288#define PIXIS_VDDRCLK1 0x1E /* VELA DDRCLK1 Register */
289#define PIXIS_VDDRCLK2 0x1F /* VELA DDRCLK2 Register */
290#define PIXIS_VWATCH 0x24 /* Watchdog Register */
291#define PIXIS_LED 0x25 /* LED Register */
292
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800293#define PIXIS_SPD_SYSCLK 0x7 /* SYSCLK option */
294
Kumar Galafd83aa82008-07-25 13:31:05 -0500295/* old pixis referenced names */
296#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
297#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200298#define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0
Kumar Galafd83aa82008-07-25 13:31:05 -0500299
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200300#define CONFIG_SYS_INIT_RAM_LOCK 1
301#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
302#define CONFIG_SYS_INIT_RAM_END 0x00004000 /* End of used area in RAM */
Kumar Galafd83aa82008-07-25 13:31:05 -0500303
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200304#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
Mingkai Hu90975312009-09-23 15:19:32 +0800305#define CONFIG_SYS_GBL_DATA_OFFSET \
306 (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200307#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Kumar Galafd83aa82008-07-25 13:31:05 -0500308
Mingkai Hu90975312009-09-23 15:19:32 +0800309#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
310#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Kumar Galafd83aa82008-07-25 13:31:05 -0500311
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800312#ifndef CONFIG_NAND_SPL
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500313#define CONFIG_SYS_NAND_BASE 0xffa00000
314#ifdef CONFIG_PHYS_64BIT
315#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
316#else
317#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
318#endif
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800319#else
320#define CONFIG_SYS_NAND_BASE 0xfff00000
321#ifdef CONFIG_PHYS_64BIT
322#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
323#else
324#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
325#endif
326#endif
Jason Jin3a1e04f2008-10-31 05:07:04 -0500327#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
328 CONFIG_SYS_NAND_BASE + 0x40000, \
329 CONFIG_SYS_NAND_BASE + 0x80000, \
330 CONFIG_SYS_NAND_BASE + 0xC0000}
331#define CONFIG_SYS_MAX_NAND_DEVICE 4
Jason Jin3a1e04f2008-10-31 05:07:04 -0500332#define CONFIG_MTD_NAND_VERIFY_WRITE
333#define CONFIG_CMD_NAND 1
334#define CONFIG_NAND_FSL_ELBC 1
335#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
336
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800337/* NAND boot: 4K NAND loader config */
338#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
339#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
340#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
341#define CONFIG_SYS_NAND_U_BOOT_START \
342 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
343#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
344#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
345#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
346
Jason Jin3a1e04f2008-10-31 05:07:04 -0500347/* NAND flash config */
Mingkai Hu90975312009-09-23 15:19:32 +0800348#define CONFIG_NAND_BR_PRELIM \
349 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
350 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
351 | BR_PS_8 /* Port Size = 8 bit */ \
352 | BR_MS_FCM /* MSEL = FCM */ \
353 | BR_V) /* valid */
354#define CONFIG_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
355 | OR_FCM_PGS /* Large Page*/ \
356 | OR_FCM_CSCT \
357 | OR_FCM_CST \
358 | OR_FCM_CHT \
359 | OR_FCM_SCY_1 \
360 | OR_FCM_TRLX \
361 | OR_FCM_EHTR)
Jason Jin3a1e04f2008-10-31 05:07:04 -0500362
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800363#ifdef CONFIG_RAMBOOT_NAND
364#define CONFIG_SYS_BR0_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
365#define CONFIG_SYS_OR0_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
366#define CONFIG_SYS_BR2_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
367#define CONFIG_SYS_OR2_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
368#else
369#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
370#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Mingkai Hu90975312009-09-23 15:19:32 +0800371#define CONFIG_SYS_BR2_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
372#define CONFIG_SYS_OR2_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800373#endif
Jason Jin3a1e04f2008-10-31 05:07:04 -0500374
Mingkai Hu90975312009-09-23 15:19:32 +0800375#define CONFIG_SYS_BR4_PRELIM \
376 (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x40000)) \
377 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
378 | BR_PS_8 /* Port Size = 8 bit */ \
379 | BR_MS_FCM /* MSEL = FCM */ \
380 | BR_V) /* valid */
381#define CONFIG_SYS_OR4_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
382#define CONFIG_SYS_BR5_PRELIM \
383 (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x80000)) \
384 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
385 | BR_PS_8 /* Port Size = 8 bit */ \
386 | BR_MS_FCM /* MSEL = FCM */ \
387 | BR_V) /* valid */
388#define CONFIG_SYS_OR5_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
Jason Jin3a1e04f2008-10-31 05:07:04 -0500389
Mingkai Hu90975312009-09-23 15:19:32 +0800390#define CONFIG_SYS_BR6_PRELIM \
391 (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0xc0000)) \
392 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
393 | BR_PS_8 /* Port Size = 8 bit */ \
394 | BR_MS_FCM /* MSEL = FCM */ \
395 | BR_V) /* valid */
396#define CONFIG_SYS_OR6_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
Jason Jin3a1e04f2008-10-31 05:07:04 -0500397
Kumar Galafd83aa82008-07-25 13:31:05 -0500398/* Serial Port - controlled on board with jumper J8
399 * open - index 2
400 * shorted - index 1
401 */
402#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200403#define CONFIG_SYS_NS16550
404#define CONFIG_SYS_NS16550_SERIAL
405#define CONFIG_SYS_NS16550_REG_SIZE 1
406#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Galaf2736232010-04-07 01:34:11 -0500407#ifdef CONFIG_NAND_SPL
408#define CONFIG_NS16550_MIN_FUNCTIONS
409#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500410
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200411#define CONFIG_SYS_BAUDRATE_TABLE \
Kumar Galafd83aa82008-07-25 13:31:05 -0500412 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
413
Mingkai Hu90975312009-09-23 15:19:32 +0800414#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
415#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
Kumar Galafd83aa82008-07-25 13:31:05 -0500416
417/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200418#define CONFIG_SYS_HUSH_PARSER
419#ifdef CONFIG_SYS_HUSH_PARSER
420#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Kumar Galafd83aa82008-07-25 13:31:05 -0500421#endif
422
423/*
424 * Pass open firmware flat tree
425 */
426#define CONFIG_OF_LIBFDT 1
427#define CONFIG_OF_BOARD_SETUP 1
428#define CONFIG_OF_STDOUT_VIA_ALIAS 1
429
Kumar Galafd83aa82008-07-25 13:31:05 -0500430/*
431 * I2C
432 */
433#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
434#define CONFIG_HARD_I2C /* I2C with hardware support */
435#undef CONFIG_SOFT_I2C /* I2C bit-banged */
436#define CONFIG_I2C_MULTI_BUS
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200437#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
438#define CONFIG_SYS_I2C_SLAVE 0x7F
439#define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}} /* Don't probe these addrs */
440#define CONFIG_SYS_I2C_OFFSET 0x3000
441#define CONFIG_SYS_I2C2_OFFSET 0x3100
Kumar Galafd83aa82008-07-25 13:31:05 -0500442
443/*
444 * I2C2 EEPROM
445 */
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200446#define CONFIG_ID_EEPROM
447#ifdef CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200448#define CONFIG_SYS_I2C_EEPROM_NXID
Kumar Galafd83aa82008-07-25 13:31:05 -0500449#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200450#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
451#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
452#define CONFIG_SYS_EEPROM_BUS_NUM 1
Kumar Galafd83aa82008-07-25 13:31:05 -0500453
454/*
455 * General PCI
456 * Memory space is mapped 1-1, but I/O space must start from 0.
457 */
458
Kumar Galaef43b6e2008-12-02 16:08:39 -0600459#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500460#ifdef CONFIG_PHYS_64BIT
461#define CONFIG_SYS_PCI1_MEM_BUS 0xf0000000
462#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
463#else
Kumar Galaef43b6e2008-12-02 16:08:39 -0600464#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
465#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500466#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200467#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500468#define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000
469#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
470#ifdef CONFIG_PHYS_64BIT
471#define CONFIG_SYS_PCI1_IO_PHYS 0xfffc00000ull
472#else
473#define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000
474#endif
475#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500476
477/* controller 1, Slot 1, tgtid 1, Base address a000 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600478#define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500479#ifdef CONFIG_PHYS_64BIT
480#define CONFIG_SYS_PCIE1_MEM_BUS 0xf8000000
481#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc10000000ull
482#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600483#define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600484#define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500485#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200486#define CONFIG_SYS_PCIE1_MEM_SIZE 0x08000000 /* 128M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600487#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc10000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500488#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
489#ifdef CONFIG_PHYS_64BIT
490#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc10000ull
491#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200492#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc10000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500493#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200494#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500495
496/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600497#define CONFIG_SYS_PCIE2_MEM_VIRT 0x98000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500498#ifdef CONFIG_PHYS_64BIT
499#define CONFIG_SYS_PCIE2_MEM_BUS 0xf8000000
500#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc18000000ull
501#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600502#define CONFIG_SYS_PCIE2_MEM_BUS 0x98000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600503#define CONFIG_SYS_PCIE2_MEM_PHYS 0x98000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500504#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200505#define CONFIG_SYS_PCIE2_MEM_SIZE 0x08000000 /* 128M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600506#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc20000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500507#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
508#ifdef CONFIG_PHYS_64BIT
509#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc20000ull
510#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200511#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500512#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200513#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500514
515/* controller 3, direct to uli, tgtid 3, Base address 8000 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600516#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500517#ifdef CONFIG_PHYS_64BIT
518#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
519#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
520#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600521#define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600522#define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500523#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200524#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600525#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc30000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500526#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
527#ifdef CONFIG_PHYS_64BIT
528#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc30000ull
529#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200530#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc30000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500531#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200532#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500533
534#if defined(CONFIG_PCI)
535
536#define CONFIG_NET_MULTI
537#define CONFIG_PCI_PNP /* do pci plug-and-play */
538
539/*PCIE video card used*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600540#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE3_IO_VIRT
Kumar Galafd83aa82008-07-25 13:31:05 -0500541
542/*PCI video card used*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600543/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
Kumar Galafd83aa82008-07-25 13:31:05 -0500544
545/* video */
546#define CONFIG_VIDEO
547
548#if defined(CONFIG_VIDEO)
549#define CONFIG_BIOSEMU
550#define CONFIG_CFB_CONSOLE
551#define CONFIG_VIDEO_SW_CURSOR
552#define CONFIG_VGA_AS_SINGLE_DEVICE
553#define CONFIG_ATI_RADEON_FB
554#define CONFIG_VIDEO_LOGO
555/*#define CONFIG_CONSOLE_CURSOR*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600556#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT
Kumar Galafd83aa82008-07-25 13:31:05 -0500557#endif
558
559#undef CONFIG_EEPRO100
560#undef CONFIG_TULIP
561#undef CONFIG_RTL8139
562
Kumar Galafd83aa82008-07-25 13:31:05 -0500563#ifndef CONFIG_PCI_PNP
Kumar Gala64bb6d12008-12-02 16:08:37 -0600564 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
565 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
Kumar Galafd83aa82008-07-25 13:31:05 -0500566 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
567#endif
568
569#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
570
571#endif /* CONFIG_PCI */
572
573/* SATA */
574#define CONFIG_LIBATA
575#define CONFIG_FSL_SATA
576
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200577#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kumar Galafd83aa82008-07-25 13:31:05 -0500578#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200579#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
580#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kumar Galafd83aa82008-07-25 13:31:05 -0500581#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200582#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
583#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kumar Galafd83aa82008-07-25 13:31:05 -0500584
585#ifdef CONFIG_FSL_SATA
586#define CONFIG_LBA48
587#define CONFIG_CMD_SATA
588#define CONFIG_DOS_PARTITION
589#define CONFIG_CMD_EXT2
590#endif
591
592#if defined(CONFIG_TSEC_ENET)
593
594#ifndef CONFIG_NET_MULTI
595#define CONFIG_NET_MULTI 1
596#endif
597
598#define CONFIG_MII 1 /* MII PHY management */
599#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
600#define CONFIG_TSEC1 1
601#define CONFIG_TSEC1_NAME "eTSEC1"
602#define CONFIG_TSEC3 1
603#define CONFIG_TSEC3_NAME "eTSEC3"
604
Jason Jin21181fd2008-10-10 11:41:00 +0800605#define CONFIG_FSL_SGMII_RISER 1
606#define SGMII_RISER_PHY_OFFSET 0x1c
607
Kumar Galafd83aa82008-07-25 13:31:05 -0500608#define TSEC1_PHY_ADDR 1 /* TSEC1 -> PHY1 */
609#define TSEC3_PHY_ADDR 0 /* TSEC3 -> PHY0 */
610
611#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
612#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
613
614#define TSEC1_PHYIDX 0
615#define TSEC3_PHYIDX 0
616
617#define CONFIG_ETHPRIME "eTSEC1"
618
619#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
620
621#endif /* CONFIG_TSEC_ENET */
622
623/*
624 * Environment
625 */
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800626
627#if defined(CONFIG_SYS_RAMBOOT)
628#if defined(CONFIG_RAMBOOT_NAND)
629 #define CONFIG_ENV_IS_IN_NAND 1
630 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
631 #define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
Mingkai Hua74e3952009-09-23 15:20:38 +0800632#elif defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH)
633 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
634 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
635 #define CONFIG_ENV_SIZE 0x2000
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800636#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500637#else
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800638 #define CONFIG_ENV_IS_IN_FLASH 1
639 #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
640 #define CONFIG_ENV_ADDR 0xfff80000
641 #else
642 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
643 #endif
644 #define CONFIG_ENV_SIZE 0x2000
645 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Kumar Galafd83aa82008-07-25 13:31:05 -0500646#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500647
648#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200649#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kumar Galafd83aa82008-07-25 13:31:05 -0500650
651/*
652 * Command line configuration.
653 */
654#include <config_cmd_default.h>
655
656#define CONFIG_CMD_IRQ
657#define CONFIG_CMD_PING
658#define CONFIG_CMD_I2C
659#define CONFIG_CMD_MII
660#define CONFIG_CMD_ELF
Kumar Gala489675d2008-09-22 23:40:42 -0500661#define CONFIG_CMD_IRQ
662#define CONFIG_CMD_SETEXPR
Becky Bruceee888da2010-06-17 11:37:25 -0500663#define CONFIG_CMD_REGINFO
Kumar Galafd83aa82008-07-25 13:31:05 -0500664
665#if defined(CONFIG_PCI)
666#define CONFIG_CMD_PCI
Kumar Galafd83aa82008-07-25 13:31:05 -0500667#define CONFIG_CMD_NET
668#endif
669
670#undef CONFIG_WATCHDOG /* watchdog disabled */
671
Andy Fleming6843a6e2008-10-30 16:51:33 -0500672#define CONFIG_MMC 1
673
674#ifdef CONFIG_MMC
675#define CONFIG_FSL_ESDHC
676#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
677#define CONFIG_CMD_MMC
678#define CONFIG_GENERIC_MMC
679#define CONFIG_CMD_EXT2
680#define CONFIG_CMD_FAT
681#define CONFIG_DOS_PARTITION
682#endif
683
Kumar Galafd83aa82008-07-25 13:31:05 -0500684/*
685 * Miscellaneous configurable options
686 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200687#define CONFIG_SYS_LONGHELP /* undef to save memory */
Mingkai Hu90975312009-09-23 15:19:32 +0800688#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Kim Phillipsf7758c12010-07-14 19:47:18 -0500689#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200690#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
691#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Kumar Galafd83aa82008-07-25 13:31:05 -0500692#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200693#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Kumar Galafd83aa82008-07-25 13:31:05 -0500694#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200695#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Kumar Galafd83aa82008-07-25 13:31:05 -0500696#endif
Mingkai Hu90975312009-09-23 15:19:32 +0800697#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \
698 + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200699#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
Mingkai Hu90975312009-09-23 15:19:32 +0800700#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200701#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Kumar Galafd83aa82008-07-25 13:31:05 -0500702
703/*
704 * For booting Linux, the board info and command line data
Kumar Gala1535d812009-07-15 08:54:50 -0500705 * have to be in the first 16 MB of memory, since this is
Kumar Galafd83aa82008-07-25 13:31:05 -0500706 * the maximum mapped by the Linux kernel during initialization.
707 */
Mingkai Hu90975312009-09-23 15:19:32 +0800708#define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux */
Kumar Galafd83aa82008-07-25 13:31:05 -0500709
710/*
711 * Internal Definitions
712 *
713 * Boot Flags
714 */
715#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
716#define BOOTFLAG_WARM 0x02 /* Software reboot */
717
718#if defined(CONFIG_CMD_KGDB)
719#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
720#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
721#endif
722
723/*
724 * Environment Configuration
725 */
726
727/* The mac addresses for all ethernet interface */
728#if defined(CONFIG_TSEC_ENET)
729#define CONFIG_HAS_ETH0
730#define CONFIG_ETHADDR 00:E0:0C:02:00:FD
731#define CONFIG_HAS_ETH1
732#define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD
733#define CONFIG_HAS_ETH2
734#define CONFIG_ETH2ADDR 00:E0:0C:02:02:FD
735#define CONFIG_HAS_ETH3
736#define CONFIG_ETH3ADDR 00:E0:0C:02:03:FD
737#endif
738
739#define CONFIG_IPADDR 192.168.1.254
740
741#define CONFIG_HOSTNAME unknown
742#define CONFIG_ROOTPATH /opt/nfsroot
743#define CONFIG_BOOTFILE uImage
Mingkai Hu90975312009-09-23 15:19:32 +0800744#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Kumar Galafd83aa82008-07-25 13:31:05 -0500745
746#define CONFIG_SERVERIP 192.168.1.1
747#define CONFIG_GATEWAYIP 192.168.1.1
748#define CONFIG_NETMASK 255.255.255.0
749
750/* default location for tftp and bootm */
751#define CONFIG_LOADADDR 1000000
752
753#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
754#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
755
756#define CONFIG_BAUDRATE 115200
757
758#define CONFIG_EXTRA_ENV_SETTINGS \
759 "netdev=eth0\0" \
760 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
761 "tftpflash=tftpboot $loadaddr $uboot; " \
762 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
763 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
764 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
765 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
766 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
767 "consoledev=ttyS0\0" \
768 "ramdiskaddr=2000000\0" \
769 "ramdiskfile=8536ds/ramdisk.uboot\0" \
770 "fdtaddr=c00000\0" \
771 "fdtfile=8536ds/mpc8536ds.dtb\0" \
Vivek Mahajanab4d63d2009-05-25 17:23:18 +0530772 "bdev=sda3\0" \
773 "usb_phy_type=ulpi\0"
Kumar Galafd83aa82008-07-25 13:31:05 -0500774
775#define CONFIG_HDBOOT \
776 "setenv bootargs root=/dev/$bdev rw " \
777 "console=$consoledev,$baudrate $othbootargs;" \
778 "tftp $loadaddr $bootfile;" \
779 "tftp $fdtaddr $fdtfile;" \
780 "bootm $loadaddr - $fdtaddr"
781
782#define CONFIG_NFSBOOTCOMMAND \
783 "setenv bootargs root=/dev/nfs rw " \
784 "nfsroot=$serverip:$rootpath " \
785 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
786 "console=$consoledev,$baudrate $othbootargs;" \
787 "tftp $loadaddr $bootfile;" \
788 "tftp $fdtaddr $fdtfile;" \
789 "bootm $loadaddr - $fdtaddr"
790
791#define CONFIG_RAMBOOTCOMMAND \
792 "setenv bootargs root=/dev/ram rw " \
793 "console=$consoledev,$baudrate $othbootargs;" \
794 "tftp $ramdiskaddr $ramdiskfile;" \
795 "tftp $loadaddr $bootfile;" \
796 "tftp $fdtaddr $fdtfile;" \
797 "bootm $loadaddr $ramdiskaddr $fdtaddr"
798
799#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
800
801#endif /* __CONFIG_H */