blob: 8dcd6f41e53377e65a29a288a809d34fc8d490c1 [file] [log] [blame]
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +01001/*
Andreas Bießmann65c65672010-10-18 22:58:29 +02002 * Copyright (C) 2010 Andreas Bießmann <biessmann.devel@googlemail.com>
3 *
4 * based on previous work by
5 *
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +01006 * Ulf Samuelsson <ulf@atmel.com>
7 * Rick Bronson <rick@efn.org>
8 *
9 * Configuration settings for the AT91RM9200EK board.
10 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020011 * SPDX-License-Identifier: GPL-2.0+
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010012 */
13
Andreas Bießmann65c65672010-10-18 22:58:29 +020014#ifndef __AT91RM9200EK_CONFIG_H__
15#define __AT91RM9200EK_CONFIG_H__
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010016
Alexey Brodkin267d8e22014-02-26 17:47:58 +040017#include <linux/sizes.h>
Jens Scharsig128ecd02010-02-03 22:45:42 +010018
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010019/*
Andreas Bießmann334548e2010-11-30 09:45:03 +000020 * set some initial configurations depending on configure target
21 *
22 * at91rm9200ek_config -> boot from 0x0 in NOR Flash at CS0
23 * at91rm9200ek_ram_config -> continue booting from 0x20100000 in RAM; lowlevel
24 * initialisation was done by some preloader
25 */
26#ifdef CONFIG_RAMBOOT
27#define CONFIG_SKIP_LOWLEVEL_INIT
28#define CONFIG_SYS_TEXT_BASE 0x20100000
29#else
30#define CONFIG_SYS_TEXT_BASE 0x10000000
31#endif
32
33/*
Andreas Bießmann65c65672010-10-18 22:58:29 +020034 * AT91C_XTAL_CLOCK is the frequency of external xtal in hertz
35 * AT91C_MAIN_CLOCK is the frequency of PLLA output
36 * AT91C_MASTER_CLOCK is the peripherial clock
37 * CONFIG_SYS_HZ_CLOCK is the value for CCR in tc0 (divider 2 is implicitely
38 * set in arch/arm/cpu/arm920t/at91/timer.c)
39 * CONFIG_SYS_HZ is the tick rate for timer tc0
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010040 */
Andreas Bießmann65c65672010-10-18 22:58:29 +020041#define AT91C_XTAL_CLOCK 18432000
Andreas Bießmannc2a1f0f2011-06-12 01:49:12 +000042#define CONFIG_SYS_AT91_SLOW_CLOCK 32768
Andreas Bießmann65c65672010-10-18 22:58:29 +020043#define AT91C_MAIN_CLOCK ((AT91C_XTAL_CLOCK / 4) * 39)
44#define AT91C_MASTER_CLOCK (AT91C_MAIN_CLOCK / 3 )
45#define CONFIG_SYS_HZ_CLOCK (AT91C_MASTER_CLOCK / 2)
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010046
Andreas Bießmann65c65672010-10-18 22:58:29 +020047/* CPU configuration */
Andreas Bießmann65c65672010-10-18 22:58:29 +020048#define CONFIG_AT91RM9200
49#define CONFIG_AT91RM9200EK
50#define CONFIG_CPUAT91
51#define USE_920T_MMU
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010052
Andreas Bießmannc2a1f0f2011-06-12 01:49:12 +000053#include <asm/hardware.h> /* needed for port definitions */
54
Andreas Bießmann65c65672010-10-18 22:58:29 +020055#define CONFIG_CMDLINE_TAG
56#define CONFIG_SETUP_MEMORY_TAGS
57#define CONFIG_INITRD_TAG
58
59/*
60 * Memory Configuration
61 */
62#define CONFIG_NR_DRAM_BANKS 1
63#define CONFIG_SYS_SDRAM_BASE 0x20000000
64#define CONFIG_SYS_SDRAM_SIZE SZ_32M
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010065
Andreas Bießmann65c65672010-10-18 22:58:29 +020066#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
67#define CONFIG_SYS_MEMTEST_END \
68 (CONFIG_SYS_MEMTEST_START + CONFIG_SYS_SDRAM_SIZE - SZ_256K)
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010069
70/*
71 * LowLevel Init
72 */
73#ifndef CONFIG_SKIP_LOWLEVEL_INIT
Andreas Bießmann65c65672010-10-18 22:58:29 +020074#define CONFIG_SYS_USE_MAIN_OSCILLATOR
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010075/* flash */
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010076#define CONFIG_SYS_EBI_CFGR_VAL 0x00000000
77#define CONFIG_SYS_SMC_CSR0_VAL 0x00003284 /* 16bit, 2 TDF, 4 WS */
78
79/* clocks */
80#define CONFIG_SYS_PLLAR_VAL 0x20263E04 /* 179.712000 MHz for PCK */
81#define CONFIG_SYS_PLLBR_VAL 0x10483E0E /* 48.054857 MHz (divider by 2 for USB) */
82/* PCK/3 = MCK Master Clock = 59.904000MHz from PLLA */
83#define CONFIG_SYS_MCKR_VAL 0x00000202
84
85/* sdram */
86#define CONFIG_SYS_PIOC_ASR_VAL 0xFFFF0000 /* Configure PIOC as peripheral (D16/D31) */
87#define CONFIG_SYS_PIOC_BSR_VAL 0x00000000
88#define CONFIG_SYS_PIOC_PDR_VAL 0xFFFF0000
89#define CONFIG_SYS_EBI_CSA_VAL 0x00000002 /* CS1=CONFIG_SYS_SDRAM */
90#define CONFIG_SYS_SDRC_CR_VAL 0x2188c155 /* set up the CONFIG_SYS_SDRAM */
Andreas Bießmann65c65672010-10-18 22:58:29 +020091#define CONFIG_SYS_SDRAM CONFIG_SYS_SDRAM_BASE /* address of the SDRAM */
Andreas Bießmann309aeaf2010-12-04 11:31:46 +000092#define CONFIG_SYS_SDRAM1 (CONFIG_SYS_SDRAM_BASE+0x80)
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010093#define CONFIG_SYS_SDRAM_VAL 0x00000000 /* value written to CONFIG_SYS_SDRAM */
94#define CONFIG_SYS_SDRC_MR_VAL 0x00000002 /* Precharge All */
95#define CONFIG_SYS_SDRC_MR_VAL1 0x00000004 /* refresh */
96#define CONFIG_SYS_SDRC_MR_VAL2 0x00000003 /* Load Mode Register */
97#define CONFIG_SYS_SDRC_MR_VAL3 0x00000000 /* Normal Mode */
98#define CONFIG_SYS_SDRC_TR_VAL 0x000002E0 /* Write refresh rate */
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010099#endif /* CONFIG_SKIP_LOWLEVEL_INIT */
100
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100101/*
102 * Hardware drivers
103 */
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100104/*
Andreas Bießmann65c65672010-10-18 22:58:29 +0200105 * Choose a USART for serial console
106 * CONFIG_DBGU is DBGU unit on J10
107 * CONFIG_USART1 is USART1 on J14
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100108 */
Andreas Bießmannf9d3f912011-06-12 01:49:14 +0000109#define CONFIG_ATMEL_USART
110#define CONFIG_USART_BASE ATMEL_BASE_DBGU
111#define CONFIG_USART_ID 0/* ignored in arm */
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100112
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100113/*
114 * Command line configuration.
115 */
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100116
117/*
118 * Network Driver Setting
119 */
Andreas Bießmann65c65672010-10-18 22:58:29 +0200120#define CONFIG_DRIVER_AT91EMAC
121#define CONFIG_SYS_RX_ETH_BUFFER 16
122#define CONFIG_RMII
123#define CONFIG_MII
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100124
125/*
126 * NOR Flash
127 */
Andreas Bießmann65c65672010-10-18 22:58:29 +0200128#define CONFIG_FLASH_CFI_DRIVER
129#define CONFIG_SYS_FLASH_CFI
130#define CONFIG_SYS_FLASH_BASE 0x10000000
131#define PHYS_FLASH_1 CONFIG_SYS_FLASH_BASE
132#define PHYS_FLASH_SIZE SZ_8M
133#define CONFIG_SYS_MAX_FLASH_BANKS 1
134#define CONFIG_SYS_MAX_FLASH_SECT 256
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100135#define CONFIG_SYS_FLASH_PROTECTION
136
137/*
Andreas Bießmann0058d822010-10-18 22:58:31 +0200138 * USB Config
139 */
140#define CONFIG_USB_ATMEL 1
Bo Shen4a985df2013-10-21 16:14:00 +0800141#define CONFIG_USB_ATMEL_CLK_SEL_PLLB
Andreas Bießmann0058d822010-10-18 22:58:31 +0200142#define CONFIG_USB_OHCI_NEW 1
Andreas Bießmann0058d822010-10-18 22:58:31 +0200143
144#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
Jens Scharsig58aa5632011-02-19 06:17:02 +0000145#define CONFIG_SYS_USB_OHCI_REGS_BASE ATMEL_USB_HOST_BASE
Andreas Bießmann0058d822010-10-18 22:58:31 +0200146#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91rm9200"
147#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
148
149/*
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100150 * Environment Settings
151 */
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100152
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100153/*
154 * after u-boot.bin
155 */
156#define CONFIG_ENV_ADDR \
157 (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
Andreas Bießmann65c65672010-10-18 22:58:29 +0200158#define CONFIG_ENV_SIZE SZ_64K /* sectors are 64K here */
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100159/* The following #defines are needed to get flash environment right */
160#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
Andreas Bießmann65c65672010-10-18 22:58:29 +0200161#define CONFIG_SYS_MONITOR_LEN SZ_256K
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100162
163/*
164 * Boot option
165 */
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100166
Andreas Bießmann65c65672010-10-18 22:58:29 +0200167/* default load address */
168#define CONFIG_SYS_LOAD_ADDR CONFIG_SYS_SDRAM_BASE + SZ_16M
169#define CONFIG_ENV_OVERWRITE
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100170
171/*
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100172 * Shell Settings
173 */
Andreas Bießmann65c65672010-10-18 22:58:29 +0200174#define CONFIG_CMDLINE_EDITING
175#define CONFIG_SYS_LONGHELP
176#define CONFIG_AUTO_COMPLETE
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100177
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100178/*
179 * Size of malloc() pool
180 */
Andreas Bießmann65c65672010-10-18 22:58:29 +0200181#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + SZ_128K, \
182 SZ_4K)
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100183
Andreas Bießmann65c65672010-10-18 22:58:29 +0200184#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_4K \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200185 - GENERATED_GBL_DATA_SIZE)
Andreas Bießmann65c65672010-10-18 22:58:29 +0200186
Andreas Bießmann65c65672010-10-18 22:58:29 +0200187#endif /* __AT91RM9200EK_CONFIG_H__ */