blob: 01296e08c39c673014d39b1c67f3cf0ab5e3fb02 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Wolfgang Denk0cbaf642005-09-25 00:53:22 +02002/*
3 * (C) Copyright 2003
4 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
Wolfgang Denk0cbaf642005-09-25 00:53:22 +02005 */
6
7/*
8 * This file contains the configuration parameters for the dbau1x00 board.
9 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Shinya Kuribayashied49a6a2008-06-07 20:51:56 +090014#define CONFIG_SOC_AU1X00 1 /* alchemy series cpu */
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020015
16#ifdef CONFIG_PB1000
Shinya Kuribayashied49a6a2008-06-07 20:51:56 +090017#define CONFIG_SOC_AU1000 1
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020018#else
19#ifdef CONFIG_PB1100
Shinya Kuribayashied49a6a2008-06-07 20:51:56 +090020#define CONFIG_SOC_AU1100 1
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020021#else
22#ifdef CONFIG_PB1500
Shinya Kuribayashied49a6a2008-06-07 20:51:56 +090023#define CONFIG_SOC_AU1500 1
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020024#else
25#error "No valid board set"
26#endif
27#endif
28#endif
29
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020030#define CONFIG_TIMESTAMP /* Print image info with timestamp */
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020031
32#define CONFIG_EXTRA_ENV_SETTINGS \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010033 "addmisc=setenv bootargs ${bootargs} " \
34 "console=ttyS0,${baudrate} " \
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020035 "panic=1\0" \
36 "bootfile=/vmlinux.img\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010037 "load=tftp 80500000 ${u-boot}\0" \
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020038 ""
39/* Boot from NFS root */
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010040#define CONFIG_BOOTCOMMAND "bootp; setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; bootm"
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020041
42/*
43 * Miscellaneous configurable options
44 */
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020045
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020046#define CONFIG_SYS_MALLOC_LEN 128*1024
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020047
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020048#define CONFIG_SYS_BOOTPARAMS_LEN 128*1024
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020049
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020050#define CONFIG_SYS_MIPS_TIMER_FREQ 396000000
Shinya Kuribayashi5d374e02008-06-05 22:29:00 +090051
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020052#define CONFIG_SYS_SDRAM_BASE 0x80000000 /* Cached addr */
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020053
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020054#define CONFIG_SYS_LOAD_ADDR 0x81000000 /* default load address */
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020055
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020056#define CONFIG_SYS_MEMTEST_START 0x80100000
57#undef CONFIG_SYS_MEMTEST_START
58#define CONFIG_SYS_MEMTEST_START 0x80200000
59#define CONFIG_SYS_MEMTEST_END 0x83800000
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020060
61/*-----------------------------------------------------------------------
62 * FLASH and environment organization
63 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020064#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
65#define CONFIG_SYS_MAX_FLASH_SECT (128) /* max number of sectors on one chip */
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020066
67#define PHYS_FLASH_1 0xbec00000 /* Flash Bank #1 */
68#define PHYS_FLASH_2 0xbfc00000 /* Flash Bank #2 */
69
Wolfgang Denk0708bc62010-10-07 21:51:12 +020070#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020071#define CONFIG_SYS_MONITOR_LEN (192 << 10)
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020072
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020073#define CONFIG_SYS_INIT_SP_OFFSET 0x4000000
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020074
75/* We boot from this flash, selected with dip switch */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020076#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_2
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020077
78/* timeout values are in ticks */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020079#define CONFIG_SYS_FLASH_ERASE_TOUT (2 * CONFIG_SYS_HZ) /* Timeout for Flash Erase */
80#define CONFIG_SYS_FLASH_WRITE_TOUT (2 * CONFIG_SYS_HZ) /* Timeout for Flash Write */
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020081
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020082/* Address and size of Primary Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +020083#define CONFIG_ENV_ADDR 0xB0030000
84#define CONFIG_ENV_SIZE 0x10000
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020085
86#define CONFIG_FLASH_16BIT
87
88#define CONFIG_NR_DRAM_BANKS 2
89
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020090#define CONFIG_MEMSIZE_IN_BYTES
91
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020092/*---USB -------------------------------------------*/
93#if 0
94#define CONFIG_USB_OHCI
Wolfgang Denk0cbaf642005-09-25 00:53:22 +020095#endif
96
97/*---ATA PCMCIA ------------------------------------*/
98#if 0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_PCMCIA_MEM_SIZE 0x4000000 /* Offset to slot 1 FIXME!!! */
100#define CONFIG_SYS_PCMCIA_MEM_ADDR 0x20000000
Wolfgang Denk0cbaf642005-09-25 00:53:22 +0200101#define CONFIG_PCMCIA_SLOT_A
102
103#define CONFIG_ATAPI 1
Wolfgang Denk0cbaf642005-09-25 00:53:22 +0200104
105/* We run CF in "true ide" mode or a harddrive via pcmcia */
106#define CONFIG_IDE_PCMCIA 1
107
108/* We only support one slot for now */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
110#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
Wolfgang Denk0cbaf642005-09-25 00:53:22 +0200111
Wolfgang Denk0cbaf642005-09-25 00:53:22 +0200112#undef CONFIG_IDE_RESET /* reset for ide not supported */
113
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200114#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Wolfgang Denk0cbaf642005-09-25 00:53:22 +0200115
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
Wolfgang Denk0cbaf642005-09-25 00:53:22 +0200117
118/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_ATA_DATA_OFFSET 8
Wolfgang Denk0cbaf642005-09-25 00:53:22 +0200120
121/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#define CONFIG_SYS_ATA_REG_OFFSET 0
Wolfgang Denk0cbaf642005-09-25 00:53:22 +0200123
124/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
Wolfgang Denk0cbaf642005-09-25 00:53:22 +0200126
127#endif
Wolfgang Denk0cbaf642005-09-25 00:53:22 +0200128
Jon Loeligeraa2d2c22007-07-04 22:33:17 -0500129/*
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500130 * BOOTP options
131 */
132#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500133
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500134/*
Jon Loeligeraa2d2c22007-07-04 22:33:17 -0500135 * Command line configuration.
136 */
Jon Loeligeraa2d2c22007-07-04 22:33:17 -0500137
Wolfgang Denk0cbaf642005-09-25 00:53:22 +0200138#endif /* __CONFIG_H */