blob: b10d1b5f1072765af1127d14dbb7c0ba2fd3de1d [file] [log] [blame]
Timur Tabi9b45b5a2010-06-14 15:28:24 -05001/*
ramneek mehresh3d339632012-04-18 19:39:53 +00002 * Copyright 2010-2012 Freescale Semiconductor, Inc.
Timur Tabi9b45b5a2010-06-14 15:28:24 -05003 * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
4 * Timur Tabi <timur@freescale.com>
5 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Timur Tabi9b45b5a2010-06-14 15:28:24 -05007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12#include "../board/freescale/common/ics307_clk.h"
13
Matthew McClintockc4253e92012-05-18 06:04:17 +000014#ifdef CONFIG_SDCARD
Ying Zhangdfb2b152013-08-16 15:16:12 +080015#define CONFIG_SPL_FLUSH_IMAGE
16#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhangdfb2b152013-08-16 15:16:12 +080017#define CONFIG_SPL_TEXT_BASE 0xf8f81000
Ying Zhang25daf572014-01-24 15:50:06 +080018#define CONFIG_SPL_PAD_TO 0x20000
19#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053020#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Ying Zhangdfb2b152013-08-16 15:16:12 +080021#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
22#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +080023#define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
Ying Zhangdfb2b152013-08-16 15:16:12 +080024#define CONFIG_SYS_MPC85XX_NO_RESETVEC
25#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
26#define CONFIG_SPL_MMC_BOOT
27#ifdef CONFIG_SPL_BUILD
28#define CONFIG_SPL_COMMON_INIT_DDR
29#endif
Matthew McClintockc4253e92012-05-18 06:04:17 +000030#endif
31
32#ifdef CONFIG_SPIFLASH
Ying Zhang9b155ca2013-08-16 15:16:14 +080033#define CONFIG_SPL_SPI_FLASH_MINIMAL
34#define CONFIG_SPL_FLUSH_IMAGE
35#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang9b155ca2013-08-16 15:16:14 +080036#define CONFIG_SPL_TEXT_BASE 0xf8f81000
Ying Zhang25daf572014-01-24 15:50:06 +080037#define CONFIG_SPL_PAD_TO 0x20000
38#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053039#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Ying Zhang9b155ca2013-08-16 15:16:14 +080040#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
41#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +080042#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
Ying Zhang9b155ca2013-08-16 15:16:14 +080043#define CONFIG_SYS_MPC85XX_NO_RESETVEC
44#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
45#define CONFIG_SPL_SPI_BOOT
46#ifdef CONFIG_SPL_BUILD
47#define CONFIG_SPL_COMMON_INIT_DDR
48#endif
Matthew McClintockc4253e92012-05-18 06:04:17 +000049#endif
50
Matthew McClintockcd99caa2013-02-18 10:02:19 +000051#define CONFIG_NAND_FSL_ELBC
York Sun4a343052013-12-17 11:21:08 -080052#define CONFIG_SYS_NAND_MAX_ECCPOS 56
53#define CONFIG_SYS_NAND_MAX_OOBFREE 5
Matthew McClintockcd99caa2013-02-18 10:02:19 +000054
55#ifdef CONFIG_NAND
Ying Zhang9c2e84f2013-08-16 15:16:16 +080056#ifdef CONFIG_TPL_BUILD
57#define CONFIG_SPL_NAND_BOOT
58#define CONFIG_SPL_FLUSH_IMAGE
Simon Glass7db65a82016-09-12 23:18:45 -060059#define CONFIG_SPL_NAND_INIT
Ying Zhang9c2e84f2013-08-16 15:16:16 +080060#define CONFIG_SPL_COMMON_INIT_DDR
61#define CONFIG_SPL_MAX_SIZE (128 << 10)
62#define CONFIG_SPL_TEXT_BASE 0xf8f81000
63#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053064#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
Ying Zhang9c2e84f2013-08-16 15:16:16 +080065#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
66#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
67#define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
68#elif defined(CONFIG_SPL_BUILD)
Matthew McClintockcd99caa2013-02-18 10:02:19 +000069#define CONFIG_SPL_INIT_MINIMAL
Matthew McClintockcd99caa2013-02-18 10:02:19 +000070#define CONFIG_SPL_FLUSH_IMAGE
Ying Zhang9c2e84f2013-08-16 15:16:16 +080071#define CONFIG_SPL_TEXT_BASE 0xff800000
72#define CONFIG_SPL_MAX_SIZE 4096
73#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
74#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
75#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
76#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
77#endif
78#define CONFIG_SPL_PAD_TO 0x20000
79#define CONFIG_TPL_PAD_TO 0x20000
80#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang9c2e84f2013-08-16 15:16:16 +080081#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
Matthew McClintockcd99caa2013-02-18 10:02:19 +000082#endif
83
Timur Tabi9b45b5a2010-06-14 15:28:24 -050084/* High Level Configuration Options */
Timur Tabi9b45b5a2010-06-14 15:28:24 -050085#define CONFIG_MP /* support multiple processors */
86
Kumar Galae727a362011-01-12 02:48:53 -060087#ifndef CONFIG_RESET_VECTOR_ADDRESS
88#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
89#endif
90
Robert P. J. Daya8099812016-05-03 19:52:49 -040091#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
92#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
93#define CONFIG_PCIE3 /* PCIE controller 3 (ULI bridge) */
Timur Tabi9b45b5a2010-06-14 15:28:24 -050094#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
95#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
96#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
97
Timur Tabi9b45b5a2010-06-14 15:28:24 -050098#define CONFIG_ENABLE_36BIT_PHYS
Timur Tabi6a873c92011-09-06 09:36:06 -050099
100#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500101#define CONFIG_ADDR_MAP
102#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
Jiang Yutangb7738b52011-01-24 18:21:15 +0800103#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500104
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500105#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
106#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
107#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
108
109/*
110 * These can be toggled for performance analysis, otherwise use default.
111 */
112#define CONFIG_L2_CACHE
113#define CONFIG_BTB
114
115#define CONFIG_SYS_MEMTEST_START 0x00000000
116#define CONFIG_SYS_MEMTEST_END 0x7fffffff
117
Timur Tabid8f341c2011-08-04 18:03:41 -0500118#define CONFIG_SYS_CCSRBAR 0xffe00000
119#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500120
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000121/* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
122 SPL code*/
123#ifdef CONFIG_SPL_BUILD
124#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
125#endif
126
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500127/* DDR Setup */
128#define CONFIG_DDR_SPD
129#define CONFIG_VERY_BIG_RAM
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500130
131#ifdef CONFIG_DDR_ECC
132#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
133#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
134#endif
135
136#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
137#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
138
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500139#define CONFIG_DIMM_SLOTS_PER_CTLR 1
140#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
141
142/* I2C addresses of SPD EEPROMs */
143#define CONFIG_SYS_SPD_BUS_NUM 1
Kumar Galac68e86c2011-01-31 22:18:47 -0600144#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500145
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000146/* These are used when DDR doesn't use SPD. */
147#define CONFIG_SYS_SDRAM_SIZE 2048
148#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
149#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
150#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
151#define CONFIG_SYS_DDR_CS1_BNDS 0x0040007F
152#define CONFIG_SYS_DDR_CS1_CONFIG 0x80014202
153#define CONFIG_SYS_DDR_TIMING_3 0x00010000
154#define CONFIG_SYS_DDR_TIMING_0 0x40110104
155#define CONFIG_SYS_DDR_TIMING_1 0x5c5bd746
156#define CONFIG_SYS_DDR_TIMING_2 0x0fa8d4ca
157#define CONFIG_SYS_DDR_MODE_1 0x00441221
158#define CONFIG_SYS_DDR_MODE_2 0x00000000
159#define CONFIG_SYS_DDR_INTERVAL 0x0a280100
160#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
161#define CONFIG_SYS_DDR_CLK_CTRL 0x02800000
162#define CONFIG_SYS_DDR_CONTROL 0xc7000008
163#define CONFIG_SYS_DDR_CONTROL_2 0x24401041
164#define CONFIG_SYS_DDR_TIMING_4 0x00220001
165#define CONFIG_SYS_DDR_TIMING_5 0x02401400
166#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
167#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8675f608
168
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500169/*
170 * Memory map
171 *
172 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
173 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable
174 * 0xffc0_0000 0xffc2_ffff PCI IO range 192K non-cacheable
175 *
176 * Localbus cacheable (TBD)
177 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
178 *
179 * Localbus non-cacheable
180 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
181 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000182 * 0xff80_0000 0xff80_7fff NAND 32K non-cacheable
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500183 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
184 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
185 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
186 */
187
188/*
189 * Local Bus Definitions
190 */
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000191#define CONFIG_SYS_FLASH_BASE 0xe8000000 /* start of FLASH 128M */
Jiang Yutangb7738b52011-01-24 18:21:15 +0800192#ifdef CONFIG_PHYS_64BIT
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000193#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe8000000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800194#else
195#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
196#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500197
198#define CONFIG_FLASH_BR_PRELIM \
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000199 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500200#define CONFIG_FLASH_OR_PRELIM (OR_AM_128MB | 0xff7)
201
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000202#ifdef CONFIG_NAND
203#define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
204#define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
205#else
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500206#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
207#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000208#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500209
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000210#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500211#define CONFIG_SYS_FLASH_QUIET_TEST
212#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
213
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000214#define CONFIG_SYS_MAX_FLASH_BANKS 1
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500215#define CONFIG_SYS_MAX_FLASH_SECT 1024
216
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000217#ifndef CONFIG_SYS_MONITOR_BASE
218#ifdef CONFIG_SPL_BUILD
219#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
220#else
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200221#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000222#endif
223#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500224
225#define CONFIG_FLASH_CFI_DRIVER
226#define CONFIG_SYS_FLASH_CFI
227#define CONFIG_SYS_FLASH_EMPTY_INFO
228
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000229/* Nand Flash */
230#if defined(CONFIG_NAND_FSL_ELBC)
231#define CONFIG_SYS_NAND_BASE 0xff800000
232#ifdef CONFIG_PHYS_64BIT
233#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
234#else
235#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
236#endif
237
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800238#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000239#define CONFIG_SYS_MAX_NAND_DEVICE 1
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800240#define CONFIG_SYS_NAND_BLOCK_SIZE (256 * 1024)
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000241#define CONFIG_ELBC_NAND_SPL_STATIC_PGSIZE
242
243/* NAND flash config */
244#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
245 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
246 | BR_PS_8 /* Port Size = 8 bit */ \
247 | BR_MS_FCM /* MSEL = FCM */ \
248 | BR_V) /* valid */
249#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* length 256K */ \
250 | OR_FCM_PGS /* Large Page*/ \
251 | OR_FCM_CSCT \
252 | OR_FCM_CST \
253 | OR_FCM_CHT \
254 | OR_FCM_SCY_1 \
255 | OR_FCM_TRLX \
256 | OR_FCM_EHTR)
257#ifdef CONFIG_NAND
258#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
259#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
260#else
261#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
262#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
263#endif
264
265#endif /* CONFIG_NAND_FSL_ELBC */
266
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500267#define CONFIG_MISC_INIT_R
Timur Tabi8848d472010-07-21 16:56:19 -0500268#define CONFIG_HWCONFIG
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500269
270#define CONFIG_FSL_NGPIXIS
271#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Jiang Yutangb7738b52011-01-24 18:21:15 +0800272#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500273#define PIXIS_BASE_PHYS 0xfffdf0000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800274#else
275#define PIXIS_BASE_PHYS PIXIS_BASE
276#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500277
278#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
279#define CONFIG_SYS_OR2_PRELIM (OR_AM_32KB | 0x6ff7)
280
281#define PIXIS_LBMAP_SWITCH 7
York Sun362c9932011-01-26 10:30:00 -0800282#define PIXIS_LBMAP_MASK 0xF0
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500283#define PIXIS_LBMAP_ALTBANK 0x20
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000284#define PIXIS_SPD 0x07
285#define PIXIS_SPD_SYSCLK_MASK 0x07
Jiang Yutang382e3572011-02-24 16:11:56 +0800286#define PIXIS_ELBC_SPI_MASK 0xc0
287#define PIXIS_SPI 0x80
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500288
289#define CONFIG_SYS_INIT_RAM_LOCK
290#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200291#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500292
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500293#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200294 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500295#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
296
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530297#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Jerry Huang5b5bd372011-11-02 09:16:44 +0800298#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500299
300/*
Ying Zhangdfb2b152013-08-16 15:16:12 +0800301 * Config the L2 Cache as L2 SRAM
302*/
303#if defined(CONFIG_SPL_BUILD)
Ying Zhang9b155ca2013-08-16 15:16:14 +0800304#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
Ying Zhangdfb2b152013-08-16 15:16:12 +0800305#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
306#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
307#define CONFIG_SYS_L2_SIZE (256 << 10)
308#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
309#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
Ying Zhang3587a832014-01-24 15:50:08 +0800310#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
Ying Zhangdfb2b152013-08-16 15:16:12 +0800311#define CONFIG_SPL_RELOC_STACK_SIZE (32 << 10)
Ying Zhang3587a832014-01-24 15:50:08 +0800312#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
313#define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10)
Ying Zhangdfb2b152013-08-16 15:16:12 +0800314#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800315#elif defined(CONFIG_NAND)
316#ifdef CONFIG_TPL_BUILD
317#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
318#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
319#define CONFIG_SYS_L2_SIZE (256 << 10)
320#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
321#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
322#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
323#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
324#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
325#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
326#else
327#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
328#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
329#define CONFIG_SYS_L2_SIZE (256 << 10)
330#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
331#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000)
332#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
333#endif
Ying Zhangdfb2b152013-08-16 15:16:12 +0800334#endif
335#endif
336
337/*
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500338 * Serial Port
339 */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500340#define CONFIG_SYS_NS16550_SERIAL
341#define CONFIG_SYS_NS16550_REG_SIZE 1
342#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Ying Zhangdfb2b152013-08-16 15:16:12 +0800343#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000344#define CONFIG_NS16550_MIN_FUNCTIONS
345#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500346
347#define CONFIG_SYS_BAUDRATE_TABLE \
348 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
349
350#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
351#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
352
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500353/* Video */
Timur Tabi32f709e2011-04-11 14:18:22 -0500354
Timur Tabi209c0722010-09-24 01:25:53 +0200355#ifdef CONFIG_FSL_DIU_FB
356#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x10000)
Timur Tabi209c0722010-09-24 01:25:53 +0200357#define CONFIG_VIDEO_LOGO
358#define CONFIG_VIDEO_BMP_LOGO
Timur Tabi970c01f2010-09-16 16:35:44 -0500359#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
360/*
361 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
362 * disable empty flash sector detection, which is I/O-intensive.
363 */
364#undef CONFIG_SYS_FLASH_EMPTY_INFO
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500365#endif
366
Timur Tabi32f709e2011-04-11 14:18:22 -0500367#ifndef CONFIG_FSL_DIU_FB
Jiang Yutang6c698c02011-01-24 18:21:19 +0800368#endif
369
370#ifdef CONFIG_ATI
371#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
Jiang Yutang6c698c02011-01-24 18:21:19 +0800372#define CONFIG_BIOSEMU
Jiang Yutang6c698c02011-01-24 18:21:19 +0800373#define CONFIG_ATI_RADEON_FB
374#define CONFIG_VIDEO_LOGO
375#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
Jiang Yutang6c698c02011-01-24 18:21:19 +0800376#endif
377
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500378/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200379#define CONFIG_SYS_I2C
380#define CONFIG_SYS_I2C_FSL
381#define CONFIG_SYS_FSL_I2C_SPEED 400000
382#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
383#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
384#define CONFIG_SYS_FSL_I2C2_SPEED 400000
385#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
386#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500387#define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}}
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500388
389/*
390 * I2C2 EEPROM
391 */
392#define CONFIG_ID_EEPROM
393#define CONFIG_SYS_I2C_EEPROM_NXID
394#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
395#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
396#define CONFIG_SYS_EEPROM_BUS_NUM 1
397
398/*
Jiang Yutang382e3572011-02-24 16:11:56 +0800399 * eSPI - Enhanced SPI
400 */
Jiang Yutang382e3572011-02-24 16:11:56 +0800401
402#define CONFIG_HARD_SPI
Jiang Yutang382e3572011-02-24 16:11:56 +0800403
Jiang Yutang382e3572011-02-24 16:11:56 +0800404#define CONFIG_SF_DEFAULT_SPEED 10000000
405#define CONFIG_SF_DEFAULT_MODE 0
406
407/*
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500408 * General PCI
409 * Memory space is mapped 1-1, but I/O space must start from 0.
410 */
411
412/* controller 1, Slot 2, tgtid 1, Base address a000 */
413#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800414#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500415#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
416#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800417#else
418#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
419#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
420#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500421#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
422#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
423#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800424#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500425#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800426#else
427#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
428#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500429#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
430
431/* controller 2, direct to uli, tgtid 2, Base address 9000 */
432#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800433#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500434#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
435#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800436#else
437#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
438#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
439#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500440#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
441#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
442#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800443#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500444#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800445#else
446#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
447#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500448#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
449
450/* controller 3, Slot 1, tgtid 3, Base address b000 */
451#define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800452#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500453#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
454#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800455#else
456#define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
457#define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
458#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500459#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
460#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
461#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800462#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500463#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800464#else
465#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
466#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500467#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
468
469#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000470#define CONFIG_PCI_INDIRECT_BRIDGE
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500471#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
472#endif
473
474/* SATA */
Zang Roy-R619112ce421a2012-11-26 00:05:38 +0000475#define CONFIG_FSL_SATA_V2
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500476
477#define CONFIG_SYS_SATA_MAX_DEVICE 2
478#define CONFIG_SATA1
479#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
480#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
481#define CONFIG_SATA2
482#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
483#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
484
485#ifdef CONFIG_FSL_SATA
486#define CONFIG_LBA48
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500487#endif
488
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500489#ifdef CONFIG_MMC
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500490#define CONFIG_FSL_ESDHC
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500491#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
492#endif
493
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500494#ifdef CONFIG_TSEC_ENET
495
496#define CONFIG_TSECV2
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500497
498#define CONFIG_MII /* MII PHY management */
499#define CONFIG_TSEC1 1
500#define CONFIG_TSEC1_NAME "eTSEC1"
501#define CONFIG_TSEC2 1
502#define CONFIG_TSEC2_NAME "eTSEC2"
503
504#define TSEC1_PHY_ADDR 1
505#define TSEC2_PHY_ADDR 2
506
507#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
508#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
509
510#define TSEC1_PHYIDX 0
511#define TSEC2_PHYIDX 0
512
513#define CONFIG_ETHPRIME "eTSEC1"
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500514#endif
515
516/*
Yangbo Lu140b2bb2014-10-16 10:58:55 +0800517 * Dynamic MTD Partition support with mtdparts
518 */
519#define CONFIG_MTD_DEVICE
520#define CONFIG_MTD_PARTITIONS
Yangbo Lu140b2bb2014-10-16 10:58:55 +0800521#define CONFIG_FLASH_CFI_MTD
Yangbo Lu140b2bb2014-10-16 10:58:55 +0800522
523/*
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500524 * Environment
525 */
Ying Zhang9b155ca2013-08-16 15:16:14 +0800526#ifdef CONFIG_SPIFLASH
Matthew McClintockc4253e92012-05-18 06:04:17 +0000527#define CONFIG_ENV_SPI_BUS 0
528#define CONFIG_ENV_SPI_CS 0
529#define CONFIG_ENV_SPI_MAX_HZ 10000000
530#define CONFIG_ENV_SPI_MODE 0
531#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
532#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
533#define CONFIG_ENV_SECT_SIZE 0x10000
Ying Zhangdfb2b152013-08-16 15:16:12 +0800534#elif defined(CONFIG_SDCARD)
Ying Zhangdfb2b152013-08-16 15:16:12 +0800535#define CONFIG_FSL_FIXED_MMC_LOCATION
Matthew McClintockc4253e92012-05-18 06:04:17 +0000536#define CONFIG_ENV_SIZE 0x2000
537#define CONFIG_SYS_MMC_ENV_DEV 0
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000538#elif defined(CONFIG_NAND)
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800539#ifdef CONFIG_TPL_BUILD
540#define CONFIG_ENV_SIZE 0x2000
541#define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
542#else
Matthew McClintockc4253e92012-05-18 06:04:17 +0000543#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800544#endif
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800545#define CONFIG_ENV_OFFSET (1024 * 1024)
Matthew McClintockc4253e92012-05-18 06:04:17 +0000546#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000547#elif defined(CONFIG_SYS_RAMBOOT)
Matthew McClintockc4253e92012-05-18 06:04:17 +0000548#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
549#define CONFIG_ENV_SIZE 0x2000
Matthew McClintockc4253e92012-05-18 06:04:17 +0000550#else
Matthew McClintockc4253e92012-05-18 06:04:17 +0000551#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500552#define CONFIG_ENV_SIZE 0x2000
Matthew McClintockc4253e92012-05-18 06:04:17 +0000553#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
554#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500555
556#define CONFIG_LOADS_ECHO
557#define CONFIG_SYS_LOADS_BAUD_CHANGE
558
559/*
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500560 * USB
561 */
ramneek mehresh3d339632012-04-18 19:39:53 +0000562#define CONFIG_HAS_FSL_DR_USB
563#ifdef CONFIG_HAS_FSL_DR_USB
Tom Riniceed5d22017-05-12 22:33:27 -0400564#ifdef CONFIG_USB_EHCI_HCD
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500565#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
566#define CONFIG_USB_EHCI_FSL
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500567#endif
ramneek mehresh3d339632012-04-18 19:39:53 +0000568#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500569
570/*
571 * Miscellaneous configurable options
572 */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500573#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500574
575/*
576 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500577 * have to be in the first 64 MB of memory, since this is
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500578 * the maximum mapped by the Linux kernel during initialization.
579 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500580#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
581#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500582
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500583#ifdef CONFIG_CMD_KGDB
584#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500585#endif
586
587/*
588 * Environment Configuration
589 */
590
591#define CONFIG_HOSTNAME p1022ds
Joe Hershberger257ff782011-10-13 13:03:47 +0000592#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000593#define CONFIG_BOOTFILE "uImage"
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500594#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
595
596#define CONFIG_LOADADDR 1000000
597
Timur Tabi1a70b232012-05-04 12:21:29 +0000598#define CONFIG_EXTRA_ENV_SETTINGS \
599 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200600 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
601 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Timur Tabi1a70b232012-05-04 12:21:29 +0000602 "tftpflash=tftpboot $loadaddr $uboot && " \
603 "protect off $ubootaddr +$filesize && " \
604 "erase $ubootaddr +$filesize && " \
605 "cp.b $loadaddr $ubootaddr $filesize && " \
606 "protect on $ubootaddr +$filesize && " \
607 "cmp.b $loadaddr $ubootaddr $filesize\0" \
608 "consoledev=ttyS0\0" \
609 "ramdiskaddr=2000000\0" \
610 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500611 "fdtaddr=1e00000\0" \
Timur Tabi1a70b232012-05-04 12:21:29 +0000612 "fdtfile=p1022ds.dtb\0" \
613 "bdev=sda3\0" \
Timur Tabi32f709e2011-04-11 14:18:22 -0500614 "hwconfig=esdhc;audclk:12\0"
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500615
616#define CONFIG_HDBOOT \
617 "setenv bootargs root=/dev/$bdev rw " \
Timur Tabi1a70b232012-05-04 12:21:29 +0000618 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500619 "tftp $loadaddr $bootfile;" \
620 "tftp $fdtaddr $fdtfile;" \
621 "bootm $loadaddr - $fdtaddr"
622
623#define CONFIG_NFSBOOTCOMMAND \
624 "setenv bootargs root=/dev/nfs rw " \
625 "nfsroot=$serverip:$rootpath " \
626 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Timur Tabi1a70b232012-05-04 12:21:29 +0000627 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500628 "tftp $loadaddr $bootfile;" \
629 "tftp $fdtaddr $fdtfile;" \
630 "bootm $loadaddr - $fdtaddr"
631
632#define CONFIG_RAMBOOTCOMMAND \
633 "setenv bootargs root=/dev/ram rw " \
Timur Tabi1a70b232012-05-04 12:21:29 +0000634 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500635 "tftp $ramdiskaddr $ramdiskfile;" \
636 "tftp $loadaddr $bootfile;" \
637 "tftp $fdtaddr $fdtfile;" \
638 "bootm $loadaddr $ramdiskaddr $fdtaddr"
639
640#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
641
642#endif