blob: c4d859a0fe3e5e94880ff6d5694fb3607134cdc9 [file] [log] [blame]
Timur Tabi9b45b5a2010-06-14 15:28:24 -05001/*
ramneek mehresh3d339632012-04-18 19:39:53 +00002 * Copyright 2010-2012 Freescale Semiconductor, Inc.
Timur Tabi9b45b5a2010-06-14 15:28:24 -05003 * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
4 * Timur Tabi <timur@freescale.com>
5 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Timur Tabi9b45b5a2010-06-14 15:28:24 -05007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12#include "../board/freescale/common/ics307_clk.h"
13
Tang Yuantianf5ff4292014-11-07 14:46:18 +080014#define CONFIG_DISPLAY_BOARDINFO
15
Matthew McClintockc4253e92012-05-18 06:04:17 +000016#ifdef CONFIG_SDCARD
Ying Zhangdfb2b152013-08-16 15:16:12 +080017#define CONFIG_SPL_SERIAL_SUPPORT
Ying Zhangdfb2b152013-08-16 15:16:12 +080018#define CONFIG_SPL_MMC_MINIMAL
19#define CONFIG_SPL_FLUSH_IMAGE
20#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhangdfb2b152013-08-16 15:16:12 +080021#define CONFIG_FSL_LAW /* Use common FSL init code */
22#define CONFIG_SYS_TEXT_BASE 0x11001000
23#define CONFIG_SPL_TEXT_BASE 0xf8f81000
Ying Zhang25daf572014-01-24 15:50:06 +080024#define CONFIG_SPL_PAD_TO 0x20000
25#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053026#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Ying Zhangdfb2b152013-08-16 15:16:12 +080027#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
28#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +080029#define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
Ying Zhangdfb2b152013-08-16 15:16:12 +080030#define CONFIG_SYS_MPC85XX_NO_RESETVEC
31#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
32#define CONFIG_SPL_MMC_BOOT
33#ifdef CONFIG_SPL_BUILD
34#define CONFIG_SPL_COMMON_INIT_DDR
35#endif
Matthew McClintockc4253e92012-05-18 06:04:17 +000036#endif
37
38#ifdef CONFIG_SPIFLASH
Ying Zhang9b155ca2013-08-16 15:16:14 +080039#define CONFIG_SPL_SERIAL_SUPPORT
40#define CONFIG_SPL_SPI_SUPPORT
41#define CONFIG_SPL_SPI_FLASH_SUPPORT
42#define CONFIG_SPL_SPI_FLASH_MINIMAL
43#define CONFIG_SPL_FLUSH_IMAGE
44#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang9b155ca2013-08-16 15:16:14 +080045#define CONFIG_FSL_LAW /* Use common FSL init code */
46#define CONFIG_SYS_TEXT_BASE 0x11001000
47#define CONFIG_SPL_TEXT_BASE 0xf8f81000
Ying Zhang25daf572014-01-24 15:50:06 +080048#define CONFIG_SPL_PAD_TO 0x20000
49#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053050#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Ying Zhang9b155ca2013-08-16 15:16:14 +080051#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
52#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +080053#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
Ying Zhang9b155ca2013-08-16 15:16:14 +080054#define CONFIG_SYS_MPC85XX_NO_RESETVEC
55#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
56#define CONFIG_SPL_SPI_BOOT
57#ifdef CONFIG_SPL_BUILD
58#define CONFIG_SPL_COMMON_INIT_DDR
59#endif
Matthew McClintockc4253e92012-05-18 06:04:17 +000060#endif
61
Matthew McClintockcd99caa2013-02-18 10:02:19 +000062#define CONFIG_NAND_FSL_ELBC
York Sun4a343052013-12-17 11:21:08 -080063#define CONFIG_SYS_NAND_MAX_ECCPOS 56
64#define CONFIG_SYS_NAND_MAX_OOBFREE 5
Matthew McClintockcd99caa2013-02-18 10:02:19 +000065
66#ifdef CONFIG_NAND
Ying Zhang9c2e84f2013-08-16 15:16:16 +080067#ifdef CONFIG_TPL_BUILD
68#define CONFIG_SPL_NAND_BOOT
69#define CONFIG_SPL_FLUSH_IMAGE
Simon Glass7db65a82016-09-12 23:18:45 -060070#define CONFIG_SPL_NAND_INIT
Simon Glass98b685d2016-09-12 23:18:25 -060071#define CONFIG_TPL_SERIAL_SUPPORT
Simon Glass98b685d2016-09-12 23:18:25 -060072#define CONFIG_TPL_NAND_SUPPORT
Ying Zhang9c2e84f2013-08-16 15:16:16 +080073#define CONFIG_SPL_COMMON_INIT_DDR
74#define CONFIG_SPL_MAX_SIZE (128 << 10)
75#define CONFIG_SPL_TEXT_BASE 0xf8f81000
76#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053077#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
Ying Zhang9c2e84f2013-08-16 15:16:16 +080078#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
79#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
80#define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
81#elif defined(CONFIG_SPL_BUILD)
Matthew McClintockcd99caa2013-02-18 10:02:19 +000082#define CONFIG_SPL_INIT_MINIMAL
83#define CONFIG_SPL_SERIAL_SUPPORT
84#define CONFIG_SPL_NAND_SUPPORT
Matthew McClintockcd99caa2013-02-18 10:02:19 +000085#define CONFIG_SPL_FLUSH_IMAGE
Ying Zhang9c2e84f2013-08-16 15:16:16 +080086#define CONFIG_SPL_TEXT_BASE 0xff800000
87#define CONFIG_SPL_MAX_SIZE 4096
88#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
89#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
90#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
91#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
92#endif
93#define CONFIG_SPL_PAD_TO 0x20000
94#define CONFIG_TPL_PAD_TO 0x20000
95#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
96#define CONFIG_SYS_TEXT_BASE 0x11001000
97#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
Matthew McClintockcd99caa2013-02-18 10:02:19 +000098#endif
99
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500100/* High Level Configuration Options */
101#define CONFIG_BOOKE /* BOOKE */
102#define CONFIG_E500 /* BOOKE e500 family */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500103#define CONFIG_P1022
104#define CONFIG_P1022DS
105#define CONFIG_MP /* support multiple processors */
106
Wolfgang Denk291ba1b2010-10-06 09:05:45 +0200107#ifndef CONFIG_SYS_TEXT_BASE
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530108#define CONFIG_SYS_TEXT_BASE 0xeff40000
Wolfgang Denk291ba1b2010-10-06 09:05:45 +0200109#endif
110
Kumar Galae727a362011-01-12 02:48:53 -0600111#ifndef CONFIG_RESET_VECTOR_ADDRESS
112#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
113#endif
114
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500115#define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
116#define CONFIG_PCI /* Enable PCI/PCIE */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400117#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
118#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
119#define CONFIG_PCIE3 /* PCIE controller 3 (ULI bridge) */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500120#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
121#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
122#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
123
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500124#define CONFIG_ENABLE_36BIT_PHYS
Timur Tabi6a873c92011-09-06 09:36:06 -0500125
126#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500127#define CONFIG_ADDR_MAP
128#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
Jiang Yutangb7738b52011-01-24 18:21:15 +0800129#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500130
131#define CONFIG_FSL_LAW /* Use common FSL init code */
132
133#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
134#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
135#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
136
137/*
138 * These can be toggled for performance analysis, otherwise use default.
139 */
140#define CONFIG_L2_CACHE
141#define CONFIG_BTB
142
143#define CONFIG_SYS_MEMTEST_START 0x00000000
144#define CONFIG_SYS_MEMTEST_END 0x7fffffff
145
Timur Tabid8f341c2011-08-04 18:03:41 -0500146#define CONFIG_SYS_CCSRBAR 0xffe00000
147#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500148
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000149/* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
150 SPL code*/
151#ifdef CONFIG_SPL_BUILD
152#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
153#endif
154
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500155/* DDR Setup */
156#define CONFIG_DDR_SPD
157#define CONFIG_VERY_BIG_RAM
York Sunf0626592013-09-30 09:22:09 -0700158#define CONFIG_SYS_FSL_DDR3
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500159
160#ifdef CONFIG_DDR_ECC
161#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
162#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
163#endif
164
165#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
166#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
167
168#define CONFIG_NUM_DDR_CONTROLLERS 1
169#define CONFIG_DIMM_SLOTS_PER_CTLR 1
170#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
171
172/* I2C addresses of SPD EEPROMs */
173#define CONFIG_SYS_SPD_BUS_NUM 1
Kumar Galac68e86c2011-01-31 22:18:47 -0600174#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500175
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000176/* These are used when DDR doesn't use SPD. */
177#define CONFIG_SYS_SDRAM_SIZE 2048
178#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
179#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
180#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
181#define CONFIG_SYS_DDR_CS1_BNDS 0x0040007F
182#define CONFIG_SYS_DDR_CS1_CONFIG 0x80014202
183#define CONFIG_SYS_DDR_TIMING_3 0x00010000
184#define CONFIG_SYS_DDR_TIMING_0 0x40110104
185#define CONFIG_SYS_DDR_TIMING_1 0x5c5bd746
186#define CONFIG_SYS_DDR_TIMING_2 0x0fa8d4ca
187#define CONFIG_SYS_DDR_MODE_1 0x00441221
188#define CONFIG_SYS_DDR_MODE_2 0x00000000
189#define CONFIG_SYS_DDR_INTERVAL 0x0a280100
190#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
191#define CONFIG_SYS_DDR_CLK_CTRL 0x02800000
192#define CONFIG_SYS_DDR_CONTROL 0xc7000008
193#define CONFIG_SYS_DDR_CONTROL_2 0x24401041
194#define CONFIG_SYS_DDR_TIMING_4 0x00220001
195#define CONFIG_SYS_DDR_TIMING_5 0x02401400
196#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
197#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8675f608
198
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500199/*
200 * Memory map
201 *
202 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
203 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable
204 * 0xffc0_0000 0xffc2_ffff PCI IO range 192K non-cacheable
205 *
206 * Localbus cacheable (TBD)
207 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
208 *
209 * Localbus non-cacheable
210 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
211 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000212 * 0xff80_0000 0xff80_7fff NAND 32K non-cacheable
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500213 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
214 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
215 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
216 */
217
218/*
219 * Local Bus Definitions
220 */
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000221#define CONFIG_SYS_FLASH_BASE 0xe8000000 /* start of FLASH 128M */
Jiang Yutangb7738b52011-01-24 18:21:15 +0800222#ifdef CONFIG_PHYS_64BIT
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000223#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe8000000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800224#else
225#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
226#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500227
228#define CONFIG_FLASH_BR_PRELIM \
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000229 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500230#define CONFIG_FLASH_OR_PRELIM (OR_AM_128MB | 0xff7)
231
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000232#ifdef CONFIG_NAND
233#define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
234#define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
235#else
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500236#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
237#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000238#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500239
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000240#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500241#define CONFIG_SYS_FLASH_QUIET_TEST
242#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
243
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000244#define CONFIG_SYS_MAX_FLASH_BANKS 1
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500245#define CONFIG_SYS_MAX_FLASH_SECT 1024
246
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000247#ifndef CONFIG_SYS_MONITOR_BASE
248#ifdef CONFIG_SPL_BUILD
249#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
250#else
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200251#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000252#endif
253#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500254
255#define CONFIG_FLASH_CFI_DRIVER
256#define CONFIG_SYS_FLASH_CFI
257#define CONFIG_SYS_FLASH_EMPTY_INFO
258
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000259/* Nand Flash */
260#if defined(CONFIG_NAND_FSL_ELBC)
261#define CONFIG_SYS_NAND_BASE 0xff800000
262#ifdef CONFIG_PHYS_64BIT
263#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
264#else
265#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
266#endif
267
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800268#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000269#define CONFIG_SYS_MAX_NAND_DEVICE 1
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000270#define CONFIG_CMD_NAND 1
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800271#define CONFIG_SYS_NAND_BLOCK_SIZE (256 * 1024)
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000272#define CONFIG_ELBC_NAND_SPL_STATIC_PGSIZE
273
274/* NAND flash config */
275#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
276 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
277 | BR_PS_8 /* Port Size = 8 bit */ \
278 | BR_MS_FCM /* MSEL = FCM */ \
279 | BR_V) /* valid */
280#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* length 256K */ \
281 | OR_FCM_PGS /* Large Page*/ \
282 | OR_FCM_CSCT \
283 | OR_FCM_CST \
284 | OR_FCM_CHT \
285 | OR_FCM_SCY_1 \
286 | OR_FCM_TRLX \
287 | OR_FCM_EHTR)
288#ifdef CONFIG_NAND
289#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
290#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
291#else
292#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
293#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
294#endif
295
296#endif /* CONFIG_NAND_FSL_ELBC */
297
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500298#define CONFIG_BOARD_EARLY_INIT_F
299#define CONFIG_BOARD_EARLY_INIT_R
300#define CONFIG_MISC_INIT_R
Timur Tabi8848d472010-07-21 16:56:19 -0500301#define CONFIG_HWCONFIG
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500302
303#define CONFIG_FSL_NGPIXIS
304#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Jiang Yutangb7738b52011-01-24 18:21:15 +0800305#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500306#define PIXIS_BASE_PHYS 0xfffdf0000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800307#else
308#define PIXIS_BASE_PHYS PIXIS_BASE
309#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500310
311#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
312#define CONFIG_SYS_OR2_PRELIM (OR_AM_32KB | 0x6ff7)
313
314#define PIXIS_LBMAP_SWITCH 7
York Sun362c9932011-01-26 10:30:00 -0800315#define PIXIS_LBMAP_MASK 0xF0
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500316#define PIXIS_LBMAP_ALTBANK 0x20
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000317#define PIXIS_SPD 0x07
318#define PIXIS_SPD_SYSCLK_MASK 0x07
Jiang Yutang382e3572011-02-24 16:11:56 +0800319#define PIXIS_ELBC_SPI_MASK 0xc0
320#define PIXIS_SPI 0x80
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500321
322#define CONFIG_SYS_INIT_RAM_LOCK
323#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200324#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500325
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500326#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200327 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500328#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
329
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530330#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Jerry Huang5b5bd372011-11-02 09:16:44 +0800331#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500332
333/*
Ying Zhangdfb2b152013-08-16 15:16:12 +0800334 * Config the L2 Cache as L2 SRAM
335*/
336#if defined(CONFIG_SPL_BUILD)
Ying Zhang9b155ca2013-08-16 15:16:14 +0800337#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
Ying Zhangdfb2b152013-08-16 15:16:12 +0800338#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
339#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
340#define CONFIG_SYS_L2_SIZE (256 << 10)
341#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
342#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
Ying Zhang3587a832014-01-24 15:50:08 +0800343#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
Ying Zhangdfb2b152013-08-16 15:16:12 +0800344#define CONFIG_SPL_RELOC_STACK_SIZE (32 << 10)
Ying Zhang3587a832014-01-24 15:50:08 +0800345#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
346#define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10)
Ying Zhangdfb2b152013-08-16 15:16:12 +0800347#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800348#elif defined(CONFIG_NAND)
349#ifdef CONFIG_TPL_BUILD
350#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
351#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
352#define CONFIG_SYS_L2_SIZE (256 << 10)
353#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
354#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
355#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
356#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
357#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
358#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
359#else
360#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
361#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
362#define CONFIG_SYS_L2_SIZE (256 << 10)
363#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
364#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000)
365#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
366#endif
Ying Zhangdfb2b152013-08-16 15:16:12 +0800367#endif
368#endif
369
370/*
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500371 * Serial Port
372 */
373#define CONFIG_CONS_INDEX 1
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500374#define CONFIG_SYS_NS16550_SERIAL
375#define CONFIG_SYS_NS16550_REG_SIZE 1
376#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Ying Zhangdfb2b152013-08-16 15:16:12 +0800377#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000378#define CONFIG_NS16550_MIN_FUNCTIONS
379#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500380
381#define CONFIG_SYS_BAUDRATE_TABLE \
382 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
383
384#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
385#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
386
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500387/* Video */
Timur Tabi32f709e2011-04-11 14:18:22 -0500388
Timur Tabi209c0722010-09-24 01:25:53 +0200389#ifdef CONFIG_FSL_DIU_FB
390#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x10000)
391#define CONFIG_VIDEO
392#define CONFIG_CMD_BMP
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500393#define CONFIG_CFB_CONSOLE
Timur Tabi020edd22011-02-15 17:09:19 -0600394#define CONFIG_VIDEO_SW_CURSOR
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500395#define CONFIG_VGA_AS_SINGLE_DEVICE
Timur Tabi209c0722010-09-24 01:25:53 +0200396#define CONFIG_VIDEO_LOGO
397#define CONFIG_VIDEO_BMP_LOGO
Timur Tabi970c01f2010-09-16 16:35:44 -0500398#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
399/*
400 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
401 * disable empty flash sector detection, which is I/O-intensive.
402 */
403#undef CONFIG_SYS_FLASH_EMPTY_INFO
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500404#endif
405
Timur Tabi32f709e2011-04-11 14:18:22 -0500406#ifndef CONFIG_FSL_DIU_FB
Jiang Yutang6c698c02011-01-24 18:21:19 +0800407#endif
408
409#ifdef CONFIG_ATI
410#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
411#define CONFIG_VIDEO
412#define CONFIG_BIOSEMU
413#define CONFIG_VIDEO_SW_CURSOR
414#define CONFIG_ATI_RADEON_FB
415#define CONFIG_VIDEO_LOGO
416#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
417#define CONFIG_CFB_CONSOLE
418#define CONFIG_VGA_AS_SINGLE_DEVICE
419#endif
420
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500421/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200422#define CONFIG_SYS_I2C
423#define CONFIG_SYS_I2C_FSL
424#define CONFIG_SYS_FSL_I2C_SPEED 400000
425#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
426#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
427#define CONFIG_SYS_FSL_I2C2_SPEED 400000
428#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
429#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500430#define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}}
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500431
432/*
433 * I2C2 EEPROM
434 */
435#define CONFIG_ID_EEPROM
436#define CONFIG_SYS_I2C_EEPROM_NXID
437#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
438#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
439#define CONFIG_SYS_EEPROM_BUS_NUM 1
440
441/*
Jiang Yutang382e3572011-02-24 16:11:56 +0800442 * eSPI - Enhanced SPI
443 */
Jiang Yutang382e3572011-02-24 16:11:56 +0800444
445#define CONFIG_HARD_SPI
Jiang Yutang382e3572011-02-24 16:11:56 +0800446
Jiang Yutang382e3572011-02-24 16:11:56 +0800447#define CONFIG_SF_DEFAULT_SPEED 10000000
448#define CONFIG_SF_DEFAULT_MODE 0
449
450/*
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500451 * General PCI
452 * Memory space is mapped 1-1, but I/O space must start from 0.
453 */
454
455/* controller 1, Slot 2, tgtid 1, Base address a000 */
456#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800457#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500458#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
459#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800460#else
461#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
462#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
463#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500464#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
465#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
466#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800467#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500468#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800469#else
470#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
471#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500472#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
473
474/* controller 2, direct to uli, tgtid 2, Base address 9000 */
475#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800476#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500477#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
478#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800479#else
480#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
481#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
482#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500483#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
484#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
485#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800486#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500487#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800488#else
489#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
490#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500491#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
492
493/* controller 3, Slot 1, tgtid 3, Base address b000 */
494#define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800495#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500496#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
497#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800498#else
499#define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
500#define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
501#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500502#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
503#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
504#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800505#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500506#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800507#else
508#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
509#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500510#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
511
512#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000513#define CONFIG_PCI_INDIRECT_BRIDGE
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500514#define CONFIG_PCI_PNP /* do pci plug-and-play */
515#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
516#endif
517
518/* SATA */
519#define CONFIG_LIBATA
520#define CONFIG_FSL_SATA
Zang Roy-R619112ce421a2012-11-26 00:05:38 +0000521#define CONFIG_FSL_SATA_V2
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500522
523#define CONFIG_SYS_SATA_MAX_DEVICE 2
524#define CONFIG_SATA1
525#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
526#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
527#define CONFIG_SATA2
528#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
529#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
530
531#ifdef CONFIG_FSL_SATA
532#define CONFIG_LBA48
533#define CONFIG_CMD_SATA
534#define CONFIG_DOS_PARTITION
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500535#endif
536
537#define CONFIG_MMC
538#ifdef CONFIG_MMC
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500539#define CONFIG_FSL_ESDHC
540#define CONFIG_GENERIC_MMC
541#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
542#endif
543
544#if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500545#define CONFIG_DOS_PARTITION
546#endif
547
548#define CONFIG_TSEC_ENET
549#ifdef CONFIG_TSEC_ENET
550
551#define CONFIG_TSECV2
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500552
553#define CONFIG_MII /* MII PHY management */
554#define CONFIG_TSEC1 1
555#define CONFIG_TSEC1_NAME "eTSEC1"
556#define CONFIG_TSEC2 1
557#define CONFIG_TSEC2_NAME "eTSEC2"
558
559#define TSEC1_PHY_ADDR 1
560#define TSEC2_PHY_ADDR 2
561
562#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
563#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
564
565#define TSEC1_PHYIDX 0
566#define TSEC2_PHYIDX 0
567
568#define CONFIG_ETHPRIME "eTSEC1"
569
570#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
571#endif
572
573/*
Yangbo Lu140b2bb2014-10-16 10:58:55 +0800574 * Dynamic MTD Partition support with mtdparts
575 */
576#define CONFIG_MTD_DEVICE
577#define CONFIG_MTD_PARTITIONS
578#define CONFIG_CMD_MTDPARTS
579#define CONFIG_FLASH_CFI_MTD
580#ifdef CONFIG_PHYS_64BIT
581#define MTDIDS_DEFAULT "nor0=fe8000000.nor"
582#define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:48m(ramdisk)," \
583 "14m(diagnostic),2m(dink),6m(kernel),58112k(fs)," \
584 "512k(dtb),768k(u-boot)"
585#else
586#define MTDIDS_DEFAULT "nor0=e8000000.nor"
587#define MTDPARTS_DEFAULT "mtdparts=e8000000.nor:48m(ramdisk)," \
588 "14m(diagnostic),2m(dink),6m(kernel),58112k(fs)," \
589 "512k(dtb),768k(u-boot)"
590#endif
591
592/*
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500593 * Environment
594 */
Ying Zhang9b155ca2013-08-16 15:16:14 +0800595#ifdef CONFIG_SPIFLASH
Matthew McClintockc4253e92012-05-18 06:04:17 +0000596#define CONFIG_ENV_IS_IN_SPI_FLASH
597#define CONFIG_ENV_SPI_BUS 0
598#define CONFIG_ENV_SPI_CS 0
599#define CONFIG_ENV_SPI_MAX_HZ 10000000
600#define CONFIG_ENV_SPI_MODE 0
601#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
602#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
603#define CONFIG_ENV_SECT_SIZE 0x10000
Ying Zhangdfb2b152013-08-16 15:16:12 +0800604#elif defined(CONFIG_SDCARD)
Matthew McClintockc4253e92012-05-18 06:04:17 +0000605#define CONFIG_ENV_IS_IN_MMC
Ying Zhangdfb2b152013-08-16 15:16:12 +0800606#define CONFIG_FSL_FIXED_MMC_LOCATION
Matthew McClintockc4253e92012-05-18 06:04:17 +0000607#define CONFIG_ENV_SIZE 0x2000
608#define CONFIG_SYS_MMC_ENV_DEV 0
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000609#elif defined(CONFIG_NAND)
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800610#ifdef CONFIG_TPL_BUILD
611#define CONFIG_ENV_SIZE 0x2000
612#define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
613#else
Matthew McClintockc4253e92012-05-18 06:04:17 +0000614#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800615#endif
616#define CONFIG_ENV_IS_IN_NAND
617#define CONFIG_ENV_OFFSET (1024 * 1024)
Matthew McClintockc4253e92012-05-18 06:04:17 +0000618#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000619#elif defined(CONFIG_SYS_RAMBOOT)
Matthew McClintockc4253e92012-05-18 06:04:17 +0000620#define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
621#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
622#define CONFIG_ENV_SIZE 0x2000
Matthew McClintockc4253e92012-05-18 06:04:17 +0000623#else
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500624#define CONFIG_ENV_IS_IN_FLASH
Matthew McClintockc4253e92012-05-18 06:04:17 +0000625#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500626#define CONFIG_ENV_SIZE 0x2000
Matthew McClintockc4253e92012-05-18 06:04:17 +0000627#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
628#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500629
630#define CONFIG_LOADS_ECHO
631#define CONFIG_SYS_LOADS_BAUD_CHANGE
632
633/*
634 * Command line configuration.
635 */
Kumar Gala5900ea72010-06-09 22:59:41 -0500636#define CONFIG_CMD_ERRATA
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500637#define CONFIG_CMD_IRQ
Matthew McClintock49b9da12010-12-17 17:26:41 -0600638#define CONFIG_CMD_REGINFO
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500639
640#ifdef CONFIG_PCI
641#define CONFIG_CMD_PCI
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500642#endif
643
644/*
645 * USB
646 */
ramneek mehresh3d339632012-04-18 19:39:53 +0000647#define CONFIG_HAS_FSL_DR_USB
648#ifdef CONFIG_HAS_FSL_DR_USB
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500649#define CONFIG_USB_EHCI
650
651#ifdef CONFIG_USB_EHCI
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500652#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
653#define CONFIG_USB_EHCI_FSL
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500654#endif
ramneek mehresh3d339632012-04-18 19:39:53 +0000655#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500656
657/*
658 * Miscellaneous configurable options
659 */
660#define CONFIG_SYS_LONGHELP /* undef to save memory */
661#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Kim Phillipsf7758c12010-07-14 19:47:18 -0500662#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500663#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500664#ifdef CONFIG_CMD_KGDB
665#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
666#else
667#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
668#endif
669/* Print Buffer Size */
670#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
671#define CONFIG_SYS_MAXARGS 16
672#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500673
674/*
675 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500676 * have to be in the first 64 MB of memory, since this is
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500677 * the maximum mapped by the Linux kernel during initialization.
678 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500679#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
680#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500681
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500682#ifdef CONFIG_CMD_KGDB
683#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500684#endif
685
686/*
687 * Environment Configuration
688 */
689
690#define CONFIG_HOSTNAME p1022ds
Joe Hershberger257ff782011-10-13 13:03:47 +0000691#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000692#define CONFIG_BOOTFILE "uImage"
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500693#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
694
695#define CONFIG_LOADADDR 1000000
696
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500697
698#define CONFIG_BAUDRATE 115200
699
Timur Tabi1a70b232012-05-04 12:21:29 +0000700#define CONFIG_EXTRA_ENV_SETTINGS \
701 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200702 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
703 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Timur Tabi1a70b232012-05-04 12:21:29 +0000704 "tftpflash=tftpboot $loadaddr $uboot && " \
705 "protect off $ubootaddr +$filesize && " \
706 "erase $ubootaddr +$filesize && " \
707 "cp.b $loadaddr $ubootaddr $filesize && " \
708 "protect on $ubootaddr +$filesize && " \
709 "cmp.b $loadaddr $ubootaddr $filesize\0" \
710 "consoledev=ttyS0\0" \
711 "ramdiskaddr=2000000\0" \
712 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500713 "fdtaddr=1e00000\0" \
Timur Tabi1a70b232012-05-04 12:21:29 +0000714 "fdtfile=p1022ds.dtb\0" \
715 "bdev=sda3\0" \
Timur Tabi32f709e2011-04-11 14:18:22 -0500716 "hwconfig=esdhc;audclk:12\0"
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500717
718#define CONFIG_HDBOOT \
719 "setenv bootargs root=/dev/$bdev rw " \
Timur Tabi1a70b232012-05-04 12:21:29 +0000720 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500721 "tftp $loadaddr $bootfile;" \
722 "tftp $fdtaddr $fdtfile;" \
723 "bootm $loadaddr - $fdtaddr"
724
725#define CONFIG_NFSBOOTCOMMAND \
726 "setenv bootargs root=/dev/nfs rw " \
727 "nfsroot=$serverip:$rootpath " \
728 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Timur Tabi1a70b232012-05-04 12:21:29 +0000729 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500730 "tftp $loadaddr $bootfile;" \
731 "tftp $fdtaddr $fdtfile;" \
732 "bootm $loadaddr - $fdtaddr"
733
734#define CONFIG_RAMBOOTCOMMAND \
735 "setenv bootargs root=/dev/ram rw " \
Timur Tabi1a70b232012-05-04 12:21:29 +0000736 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500737 "tftp $ramdiskaddr $ramdiskfile;" \
738 "tftp $loadaddr $bootfile;" \
739 "tftp $fdtaddr $fdtfile;" \
740 "bootm $loadaddr $ramdiskaddr $fdtaddr"
741
742#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
743
744#endif