blob: 4fdb0dd962e777d9d1cc3f53d824fa06cf2f4799 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Heiko Schochercfcad352013-12-02 07:47:22 +01002/*
3 * Common board functions for Siemens TAURUS (AT91SAM9G20) based boards
4 * (C) Copyright 2013 Siemens AG
5 *
6 * Based on:
7 * U-Boot file: include/configs/at91sam9260ek.h
8 *
9 * (C) Copyright 2007-2008
10 * Stelian Pop <stelian@popies.net>
11 * Lead Tech Design <www.leadtechdesign.com>
Heiko Schochercfcad352013-12-02 07:47:22 +010012 */
13
14#ifndef __CONFIG_H
15#define __CONFIG_H
16
17/*
18 * SoC must be defined first, before hardware.h is included.
19 * In this case SoC is defined in boards.cfg.
20 */
21#include <asm/hardware.h>
Heiko Schocherb7773572015-08-21 18:53:46 +020022#include <linux/sizes.h>
Heiko Schochercfcad352013-12-02 07:47:22 +010023
Heiko Schocher67067172014-11-18 09:41:57 +010024#if defined(CONFIG_SPL_BUILD)
Heiko Schocher67067172014-11-18 09:41:57 +010025#define CONFIG_SYS_ICACHE_OFF
26#define CONFIG_SYS_DCACHE_OFF
27#endif
Heiko Schochercfcad352013-12-02 07:47:22 +010028/*
29 * Warning: changing CONFIG_SYS_TEXT_BASE requires
30 * adapting the initial boot program.
31 * Since the linker has to swallow that define, we must use a pure
32 * hex number here!
33 */
34
Heiko Schochercfcad352013-12-02 07:47:22 +010035/* ARM asynchronous clock */
36#define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */
37#define CONFIG_SYS_AT91_MAIN_CLOCK 18432000 /* main clock xtal */
Heiko Schochercfcad352013-12-02 07:47:22 +010038
39/* Misc CPU related */
40#define CONFIG_ARCH_CPU_INIT
41#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
42#define CONFIG_SETUP_MEMORY_TAGS
43#define CONFIG_INITRD_TAG
Heiko Schocher649d8102016-05-25 07:23:48 +020044#define CONFIG_SKIP_LOWLEVEL_INIT_ONLY
Heiko Schochercfcad352013-12-02 07:47:22 +010045
Heiko Schochercfcad352013-12-02 07:47:22 +010046/* general purpose I/O */
47#define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */
48#define CONFIG_AT91_GPIO
49#define CONFIG_AT91_GPIO_PULLUP 1 /* keep pullups on peripheral pins */
50
51/* serial console */
52#define CONFIG_ATMEL_USART
53#define CONFIG_USART_BASE ATMEL_BASE_DBGU
54#define CONFIG_USART_ID ATMEL_ID_SYS
Heiko Schochercfcad352013-12-02 07:47:22 +010055
Heiko Schochercfcad352013-12-02 07:47:22 +010056
57/*
Heiko Schochercfcad352013-12-02 07:47:22 +010058 * SDRAM: 1 bank, min 32, max 128 MB
59 * Initialized before u-boot gets started.
60 */
Heiko Schochercfcad352013-12-02 07:47:22 +010061#define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS1
Heiko Schocher6dcb3622015-08-21 18:55:07 +020062#define CONFIG_SYS_SDRAM_SIZE (128 * SZ_1M)
Heiko Schochercfcad352013-12-02 07:47:22 +010063
64/*
65 * Initial stack pointer: 4k - GENERATED_GBL_DATA_SIZE in internal SRAM,
66 * leaving the correct space for initial global data structure above
67 * that address while providing maximum stack area below.
68 */
Heiko Schocher6dcb3622015-08-21 18:55:07 +020069#define CONFIG_SYS_INIT_SP_ADDR \
Heiko Schochercfcad352013-12-02 07:47:22 +010070 (ATMEL_BASE_SRAM1 + 0x1000 - GENERATED_GBL_DATA_SIZE)
71
72/* NAND flash */
73#ifdef CONFIG_CMD_NAND
Heiko Schochercfcad352013-12-02 07:47:22 +010074#define CONFIG_SYS_MAX_NAND_DEVICE 1
75#define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3
76#define CONFIG_SYS_NAND_DBW_8
77#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
78#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
79#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PC14
80#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PC13
81#endif
82
Heiko Schochercfcad352013-12-02 07:47:22 +010083/* Ethernet */
84#define CONFIG_MACB
85#define CONFIG_RMII
86#define CONFIG_AT91_WANTS_COMMON_PHY
87
Heiko Schocherc6af5c02015-01-21 08:38:23 +010088#define CONFIG_AT91SAM9_WATCHDOG
Heiko Schocher6dcb3622015-08-21 18:55:07 +020089#define CONFIG_AT91_HW_WDT_TIMEOUT 15
Heiko Schocherc6af5c02015-01-21 08:38:23 +010090#if !defined(CONFIG_SPL_BUILD)
91/* Enable the watchdog */
92#define CONFIG_HW_WATCHDOG
93#endif
94
Heiko Schochercfcad352013-12-02 07:47:22 +010095/* USB */
96#if defined(CONFIG_BOARD_TAURUS)
97#define CONFIG_USB_ATMEL
Heiko Schochercf5137c2015-09-08 11:52:52 +020098#define CONFIG_USB_ATMEL_CLK_SEL_PLLB
Heiko Schochercfcad352013-12-02 07:47:22 +010099#define CONFIG_USB_OHCI_NEW
100#define CONFIG_SYS_USB_OHCI_CPU_INIT
101#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00500000
102#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9260"
103#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
Heiko Schochercf5137c2015-09-08 11:52:52 +0200104
105/* USB DFU support */
Heiko Schochercf5137c2015-09-08 11:52:52 +0200106
Heiko Schochercf5137c2015-09-08 11:52:52 +0200107#define CONFIG_USB_GADGET_AT91
108
109/* DFU class support */
Heiko Schochercf5137c2015-09-08 11:52:52 +0200110#define CONFIG_SYS_DFU_DATA_BUF_SIZE (SZ_1M)
111#define DFU_MANIFEST_POLL_TIMEOUT 25000
Heiko Schochercfcad352013-12-02 07:47:22 +0100112#endif
113
Heiko Schocher398b45b2014-10-31 08:30:56 +0100114/* SPI EEPROM */
Heiko Schocher398b45b2014-10-31 08:30:56 +0100115#define TAURUS_SPI_MASK (1 << 4)
116#define TAURUS_SPI_CS_PIN AT91_PIN_PA3
117
Heiko Schocher6f2a3252014-11-18 09:41:58 +0100118#if defined(CONFIG_SPL_BUILD)
119/* SPL related */
Heiko Schocher6f2a3252014-11-18 09:41:58 +0100120#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x20000
121
122#define CONFIG_SF_DEFAULT_BUS 0
Heiko Schocher6dcb3622015-08-21 18:55:07 +0200123#define CONFIG_SF_DEFAULT_SPEED 1000000
124#define CONFIG_SF_DEFAULT_MODE SPI_MODE_3
Heiko Schocher6f2a3252014-11-18 09:41:58 +0100125#endif
126
Heiko Schochercfcad352013-12-02 07:47:22 +0100127/* load address */
128#define CONFIG_SYS_LOAD_ADDR 0x22000000
129
130/* bootstrap in spi flash , u-boot + env + linux in nandflash */
Heiko Schochercfcad352013-12-02 07:47:22 +0100131#define CONFIG_ENV_OFFSET 0x100000
132#define CONFIG_ENV_OFFSET_REDUND 0x180000
Heiko Schocher6dcb3622015-08-21 18:55:07 +0200133#define CONFIG_ENV_SIZE (SZ_128K) /* 1 sector = 128 kB */
Heiko Schochercfcad352013-12-02 07:47:22 +0100134#define CONFIG_BOOTCOMMAND "nand read 0x22000000 0x200000 0x300000; bootm"
Heiko Schocherb7773572015-08-21 18:53:46 +0200135
Heiko Schochercfcad352013-12-02 07:47:22 +0100136/*
137 * Size of malloc() pool
138 */
139#define CONFIG_SYS_MALLOC_LEN \
Heiko Schochercf5137c2015-09-08 11:52:52 +0200140 ROUND(3 * CONFIG_ENV_SIZE + SZ_4M, 0x1000)
Heiko Schochercfcad352013-12-02 07:47:22 +0100141
Heiko Schocher5453c6c2014-10-31 08:31:05 +0100142/* Defines for SPL */
Heiko Schocher5453c6c2014-10-31 08:31:05 +0100143#define CONFIG_SPL_TEXT_BASE 0x0
Heiko Schocherb7773572015-08-21 18:53:46 +0200144#define CONFIG_SPL_MAX_SIZE (31 * SZ_512)
145#define CONFIG_SPL_STACK (ATMEL_BASE_SRAM1 + SZ_16K)
Heiko Schocher6f2a3252014-11-18 09:41:58 +0100146#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE - \
147 CONFIG_SYS_MALLOC_LEN)
148#define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN
Heiko Schocher5453c6c2014-10-31 08:31:05 +0100149
150#define CONFIG_SPL_BSS_START_ADDR CONFIG_SPL_MAX_SIZE
Heiko Schocher6dcb3622015-08-21 18:55:07 +0200151#define CONFIG_SPL_BSS_MAX_SIZE (3 * SZ_512)
Heiko Schocher5453c6c2014-10-31 08:31:05 +0100152
Heiko Schocher5453c6c2014-10-31 08:31:05 +0100153#define CONFIG_SYS_NAND_ENABLE_PIN_SPL (2*32 + 14)
Heiko Schocher5453c6c2014-10-31 08:31:05 +0100154#define CONFIG_SYS_USE_NANDFLASH 1
155#define CONFIG_SPL_NAND_DRIVERS
156#define CONFIG_SPL_NAND_BASE
157#define CONFIG_SPL_NAND_ECC
158#define CONFIG_SPL_NAND_RAW_ONLY
159#define CONFIG_SPL_NAND_SOFTECC
160#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x20000
Heiko Schochercf5137c2015-09-08 11:52:52 +0200161#define CONFIG_SYS_NAND_U_BOOT_SIZE SZ_512K
Heiko Schocher5453c6c2014-10-31 08:31:05 +0100162#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
163#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
164#define CONFIG_SYS_NAND_5_ADDR_CYCLE
165
Heiko Schocher6dcb3622015-08-21 18:55:07 +0200166#define CONFIG_SYS_NAND_SIZE (256 * SZ_1M)
167#define CONFIG_SYS_NAND_PAGE_SIZE SZ_2K
168#define CONFIG_SYS_NAND_BLOCK_SIZE (SZ_128K)
Heiko Schocher5453c6c2014-10-31 08:31:05 +0100169#define CONFIG_SYS_NAND_PAGE_COUNT (CONFIG_SYS_NAND_BLOCK_SIZE / \
170 CONFIG_SYS_NAND_PAGE_SIZE)
171#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
172#define CONFIG_SYS_NAND_ECCSIZE 256
173#define CONFIG_SYS_NAND_ECCBYTES 3
174#define CONFIG_SYS_NAND_OOBSIZE 64
175#define CONFIG_SYS_NAND_ECCPOS { 40, 41, 42, 43, 44, 45, 46, 47, \
176 48, 49, 50, 51, 52, 53, 54, 55, \
177 56, 57, 58, 59, 60, 61, 62, 63, }
178
Heiko Schocher5453c6c2014-10-31 08:31:05 +0100179#define CONFIG_SPL_ATMEL_SIZE
180#define CONFIG_SYS_MASTER_CLOCK 132096000
181#define AT91_PLL_LOCK_TIMEOUT 1000000
182#define CONFIG_SYS_AT91_PLLA 0x202A3F01
183#define CONFIG_SYS_MCKR 0x1300
184#define CONFIG_SYS_MCKR_CSS (0x02 | CONFIG_SYS_MCKR)
185#define CONFIG_SYS_AT91_PLLB 0x10193F05
Heiko Schocherb7773572015-08-21 18:53:46 +0200186
Heiko Schochercfcad352013-12-02 07:47:22 +0100187#endif