blob: 3db97205dab8711ad4f0307139d3e2d708d38eec [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +05302/*
3 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
4 *
5 * Based on davinci_dvevm.h. Original Copyrights follow:
6 *
7 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +05308 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13/*
14 * Board
15 */
16
17/*
18 * SoC Configuration
19 */
Christian Riesch48c2d6d2012-02-02 00:44:39 +000020#define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053021#define CONFIG_SYS_OSCIN_FREQ 24000000
22#define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
23#define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053024
Adam Ford1db1b562020-06-29 18:49:41 -050025#ifdef CONFIG_MTD_NOR_FLASH
Lad, Prabhakarc618b612012-06-24 21:35:23 +000026#define CONFIG_SYS_DV_NOR_BOOT_CFG (0x11)
Lad, Prabhakarc618b612012-06-24 21:35:23 +000027#endif
28
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053029/*
30 * Memory Info
31 */
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053032#define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
33#define PHYS_SDRAM_1_SIZE (64 << 20) /* SDRAM size 64MB */
Ben Gardiner7618f612010-08-23 09:08:15 -040034#define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053035/* memtest start addr */
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053036
37/* memtest will be run on 16MB */
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053038
Christian Riesch63e341b2011-12-09 09:47:37 +000039#define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \
40 DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
41 DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
42 DAVINCI_SYSCFG_SUSPSRC_UART2 | \
43 DAVINCI_SYSCFG_SUSPSRC_EMAC | \
44 DAVINCI_SYSCFG_SUSPSRC_I2C)
45
46/*
47 * PLL configuration
48 */
Christian Riesch63e341b2011-12-09 09:47:37 +000049
50#define CONFIG_SYS_DA850_PLL0_PLLM 24
51#define CONFIG_SYS_DA850_PLL1_PLLM 21
52
53/*
54 * DDR2 memory configuration
55 */
56#define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
57 DV_DDR_PHY_EXT_STRBEN | \
58 (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT))
59
60#define CONFIG_SYS_DA850_DDR2_SDBCR ( \
61 (1 << DV_DDR_SDCR_MSDRAMEN_SHIFT) | \
62 (1 << DV_DDR_SDCR_DDREN_SHIFT) | \
63 (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
64 (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
65 (0x3 << DV_DDR_SDCR_CL_SHIFT) | \
66 (0x2 << DV_DDR_SDCR_IBANK_SHIFT) | \
67 (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
68
69/* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
70#define CONFIG_SYS_DA850_DDR2_SDBCR2 0
71
72#define CONFIG_SYS_DA850_DDR2_SDTIMR ( \
73 (14 << DV_DDR_SDTMR1_RFC_SHIFT) | \
74 (2 << DV_DDR_SDTMR1_RP_SHIFT) | \
75 (2 << DV_DDR_SDTMR1_RCD_SHIFT) | \
76 (1 << DV_DDR_SDTMR1_WR_SHIFT) | \
77 (5 << DV_DDR_SDTMR1_RAS_SHIFT) | \
78 (8 << DV_DDR_SDTMR1_RC_SHIFT) | \
79 (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
80 (0 << DV_DDR_SDTMR1_WTR_SHIFT))
81
82#define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \
83 (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
84 (0 << DV_DDR_SDTMR2_XP_SHIFT) | \
85 (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
86 (17 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
87 (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
88 (0 << DV_DDR_SDTMR2_RTP_SHIFT) | \
89 (0 << DV_DDR_SDTMR2_CKE_SHIFT))
90
91#define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000494
92#define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
93
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053094/*
95 * Serial Driver info
96 */
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053097#define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053098
Stefano Babicfc850ab2010-11-11 15:38:02 +010099#define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID)
Stefano Babicfc850ab2010-11-11 15:38:02 +0100100
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530101/*
102 * I2C Configuration
103 */
Sudhakar Rajashekhara5851e122010-11-18 09:59:37 -0500104#define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530105
106/*
Ben Gardiner314305c2010-10-14 17:26:25 -0400107 * Flash & Environment
108 */
Miquel Raynald0935362019-10-03 19:50:03 +0200109#ifdef CONFIG_MTD_RAW_NAND
Ben Gardiner314305c2010-10-14 17:26:25 -0400110#define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
111#define CONFIG_SYS_NAND_PAGE_2K
112#define CONFIG_SYS_NAND_CS 3
113#define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
Eric Benardf7dafcf2013-04-22 05:55:00 +0000114#define CONFIG_SYS_NAND_MASK_CLE 0x10
115#define CONFIG_SYS_NAND_MASK_ALE 0x8
Ben Gardiner314305c2010-10-14 17:26:25 -0400116#undef CONFIG_SYS_NAND_HW_ECC
117#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
Lad, Prabhakaref160a32012-06-24 21:35:22 +0000118#define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
Adam Ford1dec3bd2018-08-15 13:22:03 -0500119#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x40000
Lad, Prabhakaref160a32012-06-24 21:35:22 +0000120#define CONFIG_SYS_NAND_U_BOOT_DST 0xc1080000
121#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
122#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \
123 CONFIG_SYS_NAND_U_BOOT_SIZE - \
124 CONFIG_SYS_MALLOC_LEN - \
125 GENERATED_GBL_DATA_SIZE)
126#define CONFIG_SYS_NAND_ECCPOS { \
127 24, 25, 26, 27, 28, \
128 29, 30, 31, 32, 33, 34, 35, 36, 37, 38, \
129 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, \
130 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, \
131 59, 60, 61, 62, 63 }
Lad, Prabhakaref160a32012-06-24 21:35:22 +0000132#define CONFIG_SYS_NAND_ECCSIZE 512
133#define CONFIG_SYS_NAND_ECCBYTES 10
Ben Gardiner314305c2010-10-14 17:26:25 -0400134#endif
135
Adam Ford1db1b562020-06-29 18:49:41 -0500136#ifdef CONFIG_MTD_NOR_FLASH
Nagabhushana Netagunte87539bf2011-09-03 22:18:32 -0400137#define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */
Nagabhushana Netagunte87539bf2011-09-03 22:18:32 -0400138#define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
139#define PHYS_FLASH_SIZE (8 << 20) /* Flash size 8MB */
140#define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\
141 + 3)
Adam Ford1dec3bd2018-08-15 13:22:03 -0500142#endif
Stefano Babicfc850ab2010-11-11 15:38:02 +0100143
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400144/*
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530145 * U-Boot general configuration
146 */
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530147
148/*
149 * Linux Information
150 */
Ben Gardiner14c2f7e2010-10-14 17:26:32 -0400151#define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100)
Nagabhushana Netagunte24d30962011-09-03 22:19:28 -0400152#define CONFIG_HWCONFIG /* enable hwconfig */
Adam Ford5ff6c0a2017-09-17 20:43:46 -0500153
Adam Ford5ff6c0a2017-09-17 20:43:46 -0500154#define DEFAULT_LINUX_BOOT_ENV \
155 "loadaddr=0xc0700000\0" \
156 "fdtaddr=0xc0600000\0" \
157 "scriptaddr=0xc0600000\0"
158
159#include <environment/ti/mmc.h>
160
161#define CONFIG_EXTRA_ENV_SETTINGS \
162 DEFAULT_LINUX_BOOT_ENV \
163 DEFAULT_MMC_TI_ARGS \
164 "bootpart=0:2\0" \
165 "bootdir=/boot\0" \
166 "bootfile=zImage\0" \
167 "fdtfile=da850-evm.dtb\0" \
168 "boot_fdt=yes\0" \
169 "boot_fit=0\0" \
170 "console=ttyS2,115200n8\0" \
171 "hwconfig=dsp:wake=yes"
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530172
Adam Ford1db1b562020-06-29 18:49:41 -0500173#ifdef CONFIG_SPL_BUILD
Christian Riesch63e341b2011-12-09 09:47:37 +0000174/* defines for SPL */
Adam Ford1ee95152021-03-05 20:48:50 -0600175
Lad, Prabhakarc618b612012-06-24 21:35:23 +0000176#endif
Lad, Prabhakar8dc6df82012-06-24 21:35:20 +0000177
178/* Load U-Boot Image From MMC */
Lad, Prabhakar8dc6df82012-06-24 21:35:20 +0000179
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200180/* additions for new relocation code, must added to all boards */
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200181#define CONFIG_SYS_SDRAM_BASE 0xc0000000
Lad, Prabhakarc618b612012-06-24 21:35:23 +0000182
Simon Glassce3574f2017-05-17 08:23:09 -0600183#include <asm/arch/hardware.h>
184
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530185#endif /* __CONFIG_H */