blob: 92008cd38e49326041955ed009d714b0dd7ecc87 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Li Yang5f999732011-07-26 09:50:46 -05002/*
3 * Copyright 2010-2011 Freescale Semiconductor, Inc.
Biwen Lib0939dd2020-05-01 20:04:01 +08004 * Copyright 2020 NXP
Li Yang5f999732011-07-26 09:50:46 -05005 */
6
7/*
8 * QorIQ RDB boards configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Simon Glassfb64e362020-05-10 11:40:09 -060013#include <linux/stringify.h>
14
York Sun443108bf2016-11-17 13:52:44 -080015#if defined(CONFIG_TARGET_P1020RDB_PC)
Scott Wood98c02b52012-08-20 13:16:30 +000016#define CONFIG_BOARDNAME "P1020RDB-PC"
Li Yang5f999732011-07-26 09:50:46 -050017#define CONFIG_VSC7385_ENET
18#define CONFIG_SLIC
19#define __SW_BOOT_MASK 0x03
20#define __SW_BOOT_NOR 0x5c
21#define __SW_BOOT_SPI 0x1c
22#define __SW_BOOT_SD 0x9c
23#define __SW_BOOT_NAND 0xec
24#define __SW_BOOT_PCIE 0x6c
Scott Wood03fedda2012-10-12 18:02:24 -050025#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -050026#endif
27
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080028/*
29 * P1020RDB-PD board has user selectable switches for evaluating different
30 * frequency and boot options for the P1020 device. The table that
31 * follow describe the available options. The front six binary number was in
32 * accordance with SW3[1:6].
33 * 111101 533 533 267 667 NOR Core0 boot; Core1 hold-off
34 * 101101 667 667 333 667 NOR Core0 boot; Core1 hold-off
35 * 011001 800 800 400 667 NOR Core0 boot; Core1 hold-off
36 * 001001 800 800 400 667 SD/MMC Core0 boot; Core1 hold-off
37 * 001101 800 800 400 667 SPI Core0 boot; Core1 hold-off
38 * 010001 800 800 400 667 NAND Core0 boot; Core1 hold-off
39 * 011101 800 800 400 667 PCIe-2 Core0 boot; Core1 hold-off
40 */
York Sun06732382016-11-17 13:53:33 -080041#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080042#define CONFIG_BOARDNAME "P1020RDB-PD"
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080043#define CONFIG_VSC7385_ENET
44#define CONFIG_SLIC
45#define __SW_BOOT_MASK 0x03
46#define __SW_BOOT_NOR 0x64
47#define __SW_BOOT_SPI 0x34
48#define __SW_BOOT_SD 0x24
49#define __SW_BOOT_NAND 0x44
50#define __SW_BOOT_PCIE 0x74
51#define CONFIG_SYS_L2_SIZE (256 << 10)
Yangbo Lu140b2bb2014-10-16 10:58:55 +080052/*
53 * Dynamic MTD Partition support with mtdparts
54 */
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080055#endif
56
York Sun9c01ff22016-11-17 14:19:18 -080057#if defined(CONFIG_TARGET_P2020RDB)
58#define CONFIG_BOARDNAME "P2020RDB-PC"
Li Yang5f999732011-07-26 09:50:46 -050059#define CONFIG_VSC7385_ENET
60#define __SW_BOOT_MASK 0x03
61#define __SW_BOOT_NOR 0xc8
62#define __SW_BOOT_SPI 0x28
63#define __SW_BOOT_SD 0x68 /* or 0x18 */
64#define __SW_BOOT_NAND 0xe8
65#define __SW_BOOT_PCIE 0xa8
Scott Wood03fedda2012-10-12 18:02:24 -050066#define CONFIG_SYS_L2_SIZE (512 << 10)
Yangbo Lu140b2bb2014-10-16 10:58:55 +080067/*
68 * Dynamic MTD Partition support with mtdparts
69 */
Li Yang5f999732011-07-26 09:50:46 -050070#endif
71
72#ifdef CONFIG_SDCARD
Ying Zhang28027d72013-09-06 17:30:56 +080073#define CONFIG_SPL_FLUSH_IMAGE
74#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang25daf572014-01-24 15:50:06 +080075#define CONFIG_SPL_PAD_TO 0x20000
76#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053077#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Ying Zhang28027d72013-09-06 17:30:56 +080078#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
79#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +080080#define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
Ying Zhang28027d72013-09-06 17:30:56 +080081#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Ying Zhang28027d72013-09-06 17:30:56 +080082#ifdef CONFIG_SPL_BUILD
83#define CONFIG_SPL_COMMON_INIT_DDR
84#endif
Tom Rinia73788c2021-09-22 14:50:37 -040085#elif defined(CONFIG_SPIFLASH)
Ying Zhangf74fd4e2013-09-06 17:30:57 +080086#define CONFIG_SPL_SPI_FLASH_MINIMAL
87#define CONFIG_SPL_FLUSH_IMAGE
88#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang25daf572014-01-24 15:50:06 +080089#define CONFIG_SPL_PAD_TO 0x20000
90#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053091#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Ying Zhangf74fd4e2013-09-06 17:30:57 +080092#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
93#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +080094#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
Ying Zhangf74fd4e2013-09-06 17:30:57 +080095#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Ying Zhangf74fd4e2013-09-06 17:30:57 +080096#ifdef CONFIG_SPL_BUILD
97#define CONFIG_SPL_COMMON_INIT_DDR
98#endif
Tom Rinia73788c2021-09-22 14:50:37 -040099#elif defined(CONFIG_MTD_RAW_NAND)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800100#ifdef CONFIG_TPL_BUILD
Ying Zhangb8b404d2013-09-06 17:30:58 +0800101#define CONFIG_SPL_FLUSH_IMAGE
Ying Zhangb8b404d2013-09-06 17:30:58 +0800102#define CONFIG_SPL_NAND_INIT
Ying Zhangb8b404d2013-09-06 17:30:58 +0800103#define CONFIG_SPL_COMMON_INIT_DDR
104#define CONFIG_SPL_MAX_SIZE (128 << 10)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800105#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530106#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800107#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
108#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800109#elif defined(CONFIG_SPL_BUILD)
Scott Wood6915cc22012-09-21 16:31:00 -0500110#define CONFIG_SPL_INIT_MINIMAL
Scott Wood6915cc22012-09-21 16:31:00 -0500111#define CONFIG_SPL_FLUSH_IMAGE
112#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Benoît Thébaudeauf0180722013-04-11 09:35:49 +0000113#define CONFIG_SPL_MAX_SIZE 4096
Ying Zhangb8b404d2013-09-06 17:30:58 +0800114#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
115#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
116#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
Ying Zhangb8b404d2013-09-06 17:30:58 +0800117#endif /* not CONFIG_TPL_BUILD */
Scott Wood03fedda2012-10-12 18:02:24 -0500118
Ying Zhangb8b404d2013-09-06 17:30:58 +0800119#define CONFIG_SPL_PAD_TO 0x20000
120#define CONFIG_TPL_PAD_TO 0x20000
121#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Li Yang5f999732011-07-26 09:50:46 -0500122#endif
123
Li Yang5f999732011-07-26 09:50:46 -0500124#ifndef CONFIG_RESET_VECTOR_ADDRESS
125#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
126#endif
127
128#ifndef CONFIG_SYS_MONITOR_BASE
Tom Rini0a01a442019-01-22 17:09:24 -0500129#ifdef CONFIG_TPL_BUILD
Tom Rini15cd5be2021-12-14 13:36:33 -0500130#define CONFIG_SYS_MONITOR_BASE 0xf8f81000
Tom Rini0a01a442019-01-22 17:09:24 -0500131#elif defined(CONFIG_SPL_BUILD)
Scott Wood6915cc22012-09-21 16:31:00 -0500132#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
133#else
Li Yang5f999732011-07-26 09:50:46 -0500134#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
135#endif
Scott Wood6915cc22012-09-21 16:31:00 -0500136#endif
Li Yang5f999732011-07-26 09:50:46 -0500137
Robert P. J. Daya8099812016-05-03 19:52:49 -0400138#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
139#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
Li Yang5f999732011-07-26 09:50:46 -0500140
Li Yang5f999732011-07-26 09:50:46 -0500141#define CONFIG_LBA48
142
Li Yang5f999732011-07-26 09:50:46 -0500143#define CONFIG_HWCONFIG
144/*
145 * These can be toggled for performance analysis, otherwise use default.
146 */
147#define CONFIG_L2_CACHE
148#define CONFIG_BTB
149
Li Yang5f999732011-07-26 09:50:46 -0500150#define CONFIG_ENABLE_36BIT_PHYS
Li Yang5f999732011-07-26 09:50:46 -0500151
Li Yang5f999732011-07-26 09:50:46 -0500152#define CONFIG_SYS_CCSRBAR 0xffe00000
153#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
154
155/* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
156 SPL code*/
Scott Wood6915cc22012-09-21 16:31:00 -0500157#ifdef CONFIG_SPL_BUILD
Li Yang5f999732011-07-26 09:50:46 -0500158#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
159#endif
160
161/* DDR Setup */
York Sun66f05142012-02-29 12:36:51 +0000162#define CONFIG_SYS_DDR_RAW_TIMING
Li Yang5f999732011-07-26 09:50:46 -0500163#define CONFIG_SYS_SPD_BUS_NUM 1
164#define SPD_EEPROM_ADDRESS 0x52
Li Yang5f999732011-07-26 09:50:46 -0500165
Priyanka Jainb1d24412020-09-21 11:56:39 +0530166#if defined(CONFIG_TARGET_P1020RDB_PD)
Li Yang5f999732011-07-26 09:50:46 -0500167#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
168#define CONFIG_CHIP_SELECTS_PER_CTRL 2
169#else
170#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_1G
171#define CONFIG_CHIP_SELECTS_PER_CTRL 1
172#endif
173#define CONFIG_SYS_SDRAM_SIZE (1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
174#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
175#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
176
Li Yang5f999732011-07-26 09:50:46 -0500177#define CONFIG_DIMM_SLOTS_PER_CTLR 1
178
179/* Default settings for DDR3 */
York Sun9c01ff22016-11-17 14:19:18 -0800180#ifndef CONFIG_TARGET_P2020RDB
Li Yang5f999732011-07-26 09:50:46 -0500181#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
182#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
183#define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
184#define CONFIG_SYS_DDR_CS1_BNDS 0x0040007f
185#define CONFIG_SYS_DDR_CS1_CONFIG 0x80014302
186#define CONFIG_SYS_DDR_CS1_CONFIG_2 0x00000000
187
188#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
189#define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
190#define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
191#define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
192
193#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
194#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8655A608
195#define CONFIG_SYS_DDR_SR_CNTR 0x00000000
196#define CONFIG_SYS_DDR_RCW_1 0x00000000
197#define CONFIG_SYS_DDR_RCW_2 0x00000000
198#define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */
199#define CONFIG_SYS_DDR_CONTROL_2 0x04401050
200#define CONFIG_SYS_DDR_TIMING_4 0x00220001
201#define CONFIG_SYS_DDR_TIMING_5 0x03402400
202
203#define CONFIG_SYS_DDR_TIMING_3 0x00020000
204#define CONFIG_SYS_DDR_TIMING_0 0x00330004
205#define CONFIG_SYS_DDR_TIMING_1 0x6f6B4846
206#define CONFIG_SYS_DDR_TIMING_2 0x0FA8C8CF
207#define CONFIG_SYS_DDR_CLK_CTRL 0x03000000
208#define CONFIG_SYS_DDR_MODE_1 0x40461520
209#define CONFIG_SYS_DDR_MODE_2 0x8000c000
210#define CONFIG_SYS_DDR_INTERVAL 0x0C300000
211#endif
212
Li Yang5f999732011-07-26 09:50:46 -0500213/*
214 * Memory map
215 *
Scott Wood5e621872012-10-02 19:35:18 -0500216 * 0x0000_0000 0x7fff_ffff DDR Up to 2GB cacheable
Li Yang5f999732011-07-26 09:50:46 -0500217 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable(PCIe * 3)
Scott Wood5e621872012-10-02 19:35:18 -0500218 * 0xec00_0000 0xefff_ffff NOR flash Up to 64M non-cacheable CS0/1
Scott Wood03fedda2012-10-12 18:02:24 -0500219 * 0xf8f8_0000 0xf8ff_ffff L2 SRAM Up to 512K cacheable
220 * (early boot only)
Scott Wood5e621872012-10-02 19:35:18 -0500221 * 0xff80_0000 0xff80_7fff NAND flash 32K non-cacheable CS1/0
222 * 0xff98_0000 0xff98_ffff PMC 64K non-cacheable CS2
223 * 0xffa0_0000 0xffaf_ffff CPLD 1M non-cacheable CS3
224 * 0xffb0_0000 0xffbf_ffff VSC7385 switch 1M non-cacheable CS2
Li Yang5f999732011-07-26 09:50:46 -0500225 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
Scott Wood5e621872012-10-02 19:35:18 -0500226 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K cacheable
Scott Wood5e621872012-10-02 19:35:18 -0500227 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
Li Yang5f999732011-07-26 09:50:46 -0500228 */
229
Li Yang5f999732011-07-26 09:50:46 -0500230/*
231 * Local Bus Definitions
232 */
Priyanka Jainb1d24412020-09-21 11:56:39 +0530233#if defined(CONFIG_TARGET_P1020RDB_PD)
Li Yang5f999732011-07-26 09:50:46 -0500234#define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */
235#define CONFIG_SYS_FLASH_BASE 0xec000000
Li Yang5f999732011-07-26 09:50:46 -0500236#else
237#define CONFIG_SYS_MAX_FLASH_SECT 128 /* 16M */
238#define CONFIG_SYS_FLASH_BASE 0xef000000
239#endif
240
Li Yang5f999732011-07-26 09:50:46 -0500241#ifdef CONFIG_PHYS_64BIT
242#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
243#else
244#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
245#endif
246
Timur Tabib56570c2012-07-06 07:39:26 +0000247#define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
Li Yang5f999732011-07-26 09:50:46 -0500248 | BR_PS_16 | BR_V)
249
250#define CONFIG_FLASH_OR_PRELIM 0xfc000ff7
251
252#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
253#define CONFIG_SYS_FLASH_QUIET_TEST
254#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
255
Li Yang5f999732011-07-26 09:50:46 -0500256#undef CONFIG_SYS_FLASH_CHECKSUM
257#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
258#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
259
Li Yang5f999732011-07-26 09:50:46 -0500260#define CONFIG_SYS_FLASH_EMPTY_INFO
Li Yang5f999732011-07-26 09:50:46 -0500261
262/* Nand Flash */
263#ifdef CONFIG_NAND_FSL_ELBC
264#define CONFIG_SYS_NAND_BASE 0xff800000
265#ifdef CONFIG_PHYS_64BIT
266#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
267#else
268#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
269#endif
270
271#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
272#define CONFIG_SYS_MAX_NAND_DEVICE 1
Li Yang5f999732011-07-26 09:50:46 -0500273
Timur Tabib56570c2012-07-06 07:39:26 +0000274#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
Li Yang5f999732011-07-26 09:50:46 -0500275 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
276 | BR_PS_8 /* Port Size = 8 bit */ \
277 | BR_MS_FCM /* MSEL = FCM */ \
278 | BR_V) /* valid */
York Sun06732382016-11-17 13:53:33 -0800279#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800280#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB \
281 | OR_FCM_PGS /* Large Page*/ \
282 | OR_FCM_CSCT \
283 | OR_FCM_CST \
284 | OR_FCM_CHT \
285 | OR_FCM_SCY_1 \
286 | OR_FCM_TRLX \
287 | OR_FCM_EHTR)
288#else
Li Yang5f999732011-07-26 09:50:46 -0500289#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* small page */ \
290 | OR_FCM_CSCT \
291 | OR_FCM_CST \
292 | OR_FCM_CHT \
293 | OR_FCM_SCY_1 \
294 | OR_FCM_TRLX \
295 | OR_FCM_EHTR)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800296#endif
Li Yang5f999732011-07-26 09:50:46 -0500297#endif /* CONFIG_NAND_FSL_ELBC */
298
Li Yang5f999732011-07-26 09:50:46 -0500299#define CONFIG_SYS_INIT_RAM_LOCK
300#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
301#ifdef CONFIG_PHYS_64BIT
302#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
303#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
304/* The assembler doesn't like typecast */
305#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
306 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
307 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
308#else
309/* Initial L1 address */
310#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
311#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
312#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
313#endif
314/* Size of used area in RAM */
315#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
316
317#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
318 GENERATED_GBL_DATA_SIZE)
319#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
320
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530321#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Li Yang5f999732011-07-26 09:50:46 -0500322
323#define CONFIG_SYS_CPLD_BASE 0xffa00000
324#ifdef CONFIG_PHYS_64BIT
325#define CONFIG_SYS_CPLD_BASE_PHYS 0xfffa00000ull
326#else
327#define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
328#endif
329/* CPLD config size: 1Mb */
330#define CONFIG_CPLD_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) | \
331 BR_PS_8 | BR_V)
332#define CONFIG_CPLD_OR_PRELIM (0xfff009f7)
333
334#define CONFIG_SYS_PMC_BASE 0xff980000
335#define CONFIG_SYS_PMC_BASE_PHYS CONFIG_SYS_PMC_BASE
336#define CONFIG_PMC_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_PMC_BASE_PHYS) | \
337 BR_PS_8 | BR_V)
338#define CONFIG_PMC_OR_PRELIM (OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
339 OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR | \
340 OR_GPCM_EAD)
341
Li Yang5f999732011-07-26 09:50:46 -0500342/* Vsc7385 switch */
343#ifdef CONFIG_VSC7385_ENET
Hou Zhiqiang0bbc8692020-07-16 18:09:17 +0800344#define __VSCFW_ADDR "vscfw_addr=ef000000"
Li Yang5f999732011-07-26 09:50:46 -0500345#define CONFIG_SYS_VSC7385_BASE 0xffb00000
346
347#ifdef CONFIG_PHYS_64BIT
348#define CONFIG_SYS_VSC7385_BASE_PHYS 0xfffb00000ull
349#else
350#define CONFIG_SYS_VSC7385_BASE_PHYS CONFIG_SYS_VSC7385_BASE
351#endif
352
353#define CONFIG_SYS_VSC7385_BR_PRELIM \
354 (BR_PHYS_ADDR(CONFIG_SYS_VSC7385_BASE_PHYS) | BR_PS_8 | BR_V)
355#define CONFIG_SYS_VSC7385_OR_PRELIM (OR_AM_128KB | OR_GPCM_CSNT | \
356 OR_GPCM_XACS | OR_GPCM_SCY_15 | OR_GPCM_SETA | \
357 OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
358
Li Yang5f999732011-07-26 09:50:46 -0500359/* The size of the VSC7385 firmware image */
360#define CONFIG_VSC7385_IMAGE_SIZE 8192
361#endif
362
Ying Zhang28027d72013-09-06 17:30:56 +0800363/*
364 * Config the L2 Cache as L2 SRAM
365*/
366#if defined(CONFIG_SPL_BUILD)
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800367#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
Ying Zhang28027d72013-09-06 17:30:56 +0800368#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
369#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
370#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
371#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
Ying Zhang28027d72013-09-06 17:30:56 +0800372#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
Ying Zhang354846f2014-01-24 15:50:07 +0800373#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
Ying Zhang354846f2014-01-24 15:50:07 +0800374#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
York Sun9c01ff22016-11-17 14:19:18 -0800375#if defined(CONFIG_TARGET_P2020RDB)
Ying Zhang354846f2014-01-24 15:50:07 +0800376#define CONFIG_SPL_RELOC_MALLOC_SIZE (364 << 10)
377#else
378#define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10)
379#endif
Miquel Raynald0935362019-10-03 19:50:03 +0200380#elif defined(CONFIG_MTD_RAW_NAND)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800381#ifdef CONFIG_TPL_BUILD
382#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
383#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
384#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
385#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
386#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
387#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
388#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
389#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
390#else
391#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
392#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
393#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
394#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000)
395#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
396#endif /* CONFIG_TPL_BUILD */
Ying Zhang28027d72013-09-06 17:30:56 +0800397#endif
398#endif
399
Li Yang5f999732011-07-26 09:50:46 -0500400/* Serial Port - controlled on board with jumper J8
401 * open - index 2
402 * shorted - index 1
403 */
Li Yang5f999732011-07-26 09:50:46 -0500404#undef CONFIG_SERIAL_SOFTWARE_FIFO
Li Yang5f999732011-07-26 09:50:46 -0500405#define CONFIG_SYS_NS16550_SERIAL
406#define CONFIG_SYS_NS16550_REG_SIZE 1
407#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Ying Zhang28027d72013-09-06 17:30:56 +0800408#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
Li Yang5f999732011-07-26 09:50:46 -0500409#define CONFIG_NS16550_MIN_FUNCTIONS
410#endif
411
412#define CONFIG_SYS_BAUDRATE_TABLE \
413 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
414
415#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
416#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
417
Li Yang5f999732011-07-26 09:50:46 -0500418/* I2C */
Igor Opaniukf7c91762021-02-09 13:52:45 +0200419#if !CONFIG_IS_ENABLED(DM_I2C)
Heiko Schocherf2850742012-10-24 13:48:22 +0200420#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Biwen Lib0939dd2020-05-01 20:04:01 +0800421#endif
422
Li Yang5f999732011-07-26 09:50:46 -0500423#define CONFIG_SYS_SPD_BUS_NUM 1 /* For rom_loc and flash bank */
424
425/*
426 * I2C2 EEPROM
427 */
Li Yang5f999732011-07-26 09:50:46 -0500428
429#define CONFIG_RTC_PT7C4338
430#define CONFIG_SYS_I2C_RTC_ADDR 0x68
431#define CONFIG_SYS_I2C_PCA9557_ADDR 0x18
432
433/* enable read and write access to EEPROM */
Li Yang5f999732011-07-26 09:50:46 -0500434
Li Yang5f999732011-07-26 09:50:46 -0500435#if defined(CONFIG_PCI)
436/*
437 * General PCI
438 * Memory space is mapped 1-1, but I/O space must start from 0.
439 */
440
441/* controller 2, direct to uli, tgtid 2, Base address 9000 */
Li Yang5f999732011-07-26 09:50:46 -0500442#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
443#ifdef CONFIG_PHYS_64BIT
Li Yang5f999732011-07-26 09:50:46 -0500444#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
445#else
Li Yang5f999732011-07-26 09:50:46 -0500446#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
447#endif
Li Yang5f999732011-07-26 09:50:46 -0500448#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
Li Yang5f999732011-07-26 09:50:46 -0500449#ifdef CONFIG_PHYS_64BIT
450#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
451#else
452#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
453#endif
Li Yang5f999732011-07-26 09:50:46 -0500454
455/* controller 1, Slot 2, tgtid 1, Base address a000 */
Li Yang5f999732011-07-26 09:50:46 -0500456#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
457#ifdef CONFIG_PHYS_64BIT
Li Yang5f999732011-07-26 09:50:46 -0500458#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
459#else
Li Yang5f999732011-07-26 09:50:46 -0500460#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
461#endif
Li Yang5f999732011-07-26 09:50:46 -0500462#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
Li Yang5f999732011-07-26 09:50:46 -0500463#ifdef CONFIG_PHYS_64BIT
464#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
465#else
466#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
467#endif
Hou Zhiqiang047860d2019-08-27 11:04:08 +0000468
Li Yang5f999732011-07-26 09:50:46 -0500469#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Li Yang5f999732011-07-26 09:50:46 -0500470#endif /* CONFIG_PCI */
471
472#if defined(CONFIG_TSEC_ENET)
Li Yang5f999732011-07-26 09:50:46 -0500473#define CONFIG_TSEC1
474#define CONFIG_TSEC1_NAME "eTSEC1"
475#define CONFIG_TSEC2
476#define CONFIG_TSEC2_NAME "eTSEC2"
477#define CONFIG_TSEC3
478#define CONFIG_TSEC3_NAME "eTSEC3"
479
480#define TSEC1_PHY_ADDR 2
481#define TSEC2_PHY_ADDR 0
482#define TSEC3_PHY_ADDR 1
483
484#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
485#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
486#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
487
488#define TSEC1_PHYIDX 0
489#define TSEC2_PHYIDX 0
490#define TSEC3_PHYIDX 0
491
492#define CONFIG_ETHPRIME "eTSEC1"
493
Li Yang5f999732011-07-26 09:50:46 -0500494#define CONFIG_HAS_ETH0
495#define CONFIG_HAS_ETH1
496#define CONFIG_HAS_ETH2
497#endif /* CONFIG_TSEC_ENET */
498
Li Yang5f999732011-07-26 09:50:46 -0500499/*
500 * Environment
501 */
Tom Rini5cd7ece2019-11-18 20:02:10 -0500502#if defined(CONFIG_SDCARD)
Fabio Estevamae8c45e2012-01-11 09:20:50 +0000503#define CONFIG_FSL_FIXED_MMC_LOCATION
Miquel Raynald0935362019-10-03 19:50:03 +0200504#elif defined(CONFIG_MTD_RAW_NAND)
Tom Rini5cd7ece2019-11-18 20:02:10 -0500505#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800506#ifdef CONFIG_TPL_BUILD
Tom Rini5cd7ece2019-11-18 20:02:10 -0500507#define SPL_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
Ying Zhangb8b404d2013-09-06 17:30:58 +0800508#endif
Scott Wood6915cc22012-09-21 16:31:00 -0500509#elif defined(CONFIG_SYS_RAMBOOT)
Tom Rini5cd7ece2019-11-18 20:02:10 -0500510#define SPL_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Li Yang5f999732011-07-26 09:50:46 -0500511#endif
512
513#define CONFIG_LOADS_ECHO /* echo on for serial download */
514#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
515
516/*
Li Yang5f999732011-07-26 09:50:46 -0500517 * USB
518 */
519#define CONFIG_HAS_FSL_DR_USB
520
521#if defined(CONFIG_HAS_FSL_DR_USB)
Tom Riniceed5d22017-05-12 22:33:27 -0400522#ifdef CONFIG_USB_EHCI_HCD
Li Yang5f999732011-07-26 09:50:46 -0500523#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Li Yang5f999732011-07-26 09:50:46 -0500524#endif
525#endif
526
York Sun06732382016-11-17 13:53:33 -0800527#if defined(CONFIG_TARGET_P1020RDB_PD)
ramneek mehresh3ca2b9a2014-05-13 15:36:07 +0530528#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
529#endif
530
Li Yang5f999732011-07-26 09:50:46 -0500531#ifdef CONFIG_MMC
Li Yang5f999732011-07-26 09:50:46 -0500532#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Li Yang5f999732011-07-26 09:50:46 -0500533#endif
534
Li Yang5f999732011-07-26 09:50:46 -0500535/*
536 * Miscellaneous configurable options
537 */
Li Yang5f999732011-07-26 09:50:46 -0500538
539/*
540 * For booting Linux, the board info and command line data
541 * have to be in the first 64 MB of memory, since this is
542 * the maximum mapped by the Linux kernel during initialization.
543 */
544#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux*/
545#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
546
Li Yang5f999732011-07-26 09:50:46 -0500547/*
548 * Environment Configuration
549 */
Mario Six790d8442018-03-28 14:38:20 +0200550#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000551#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000552#define CONFIG_BOOTFILE "uImage"
Li Yang5f999732011-07-26 09:50:46 -0500553#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
554
Li Yang5f999732011-07-26 09:50:46 -0500555#ifdef __SW_BOOT_NOR
556#define __NOR_RST_CMD \
557norboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NOR 1; \
558i2c mw 18 3 __SW_BOOT_MASK 1; reset
559#endif
560#ifdef __SW_BOOT_SPI
561#define __SPI_RST_CMD \
562spiboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SPI 1; \
563i2c mw 18 3 __SW_BOOT_MASK 1; reset
564#endif
565#ifdef __SW_BOOT_SD
566#define __SD_RST_CMD \
567sdboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SD 1; \
568i2c mw 18 3 __SW_BOOT_MASK 1; reset
569#endif
570#ifdef __SW_BOOT_NAND
571#define __NAND_RST_CMD \
572nandboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NAND 1; \
573i2c mw 18 3 __SW_BOOT_MASK 1; reset
574#endif
575#ifdef __SW_BOOT_PCIE
576#define __PCIE_RST_CMD \
577pciboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_PCIE 1; \
578i2c mw 18 3 __SW_BOOT_MASK 1; reset
579#endif
580
581#define CONFIG_EXTRA_ENV_SETTINGS \
582"netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200583"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Li Yang5f999732011-07-26 09:50:46 -0500584"loadaddr=1000000\0" \
585"bootfile=uImage\0" \
586"tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200587 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
588 "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
589 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
590 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
591 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
Li Yang5f999732011-07-26 09:50:46 -0500592"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" \
593"consoledev=ttyS0\0" \
594"ramdiskaddr=2000000\0" \
595"ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500596"fdtaddr=1e00000\0" \
Li Yang5f999732011-07-26 09:50:46 -0500597"bdev=sda1\0" \
598"jffs2nor=mtdblock3\0" \
599"norbootaddr=ef080000\0" \
600"norfdtaddr=ef040000\0" \
601"jffs2nand=mtdblock9\0" \
602"nandbootaddr=100000\0" \
603"nandfdtaddr=80000\0" \
604"ramdisk_size=120000\0" \
605"map_lowernorbank=i2c dev 1; i2c mw 18 1 02 1; i2c mw 18 3 fd 1\0" \
606"map_uppernorbank=i2c dev 1; i2c mw 18 1 00 1; i2c mw 18 3 fd 1\0" \
Hou Zhiqiang0bbc8692020-07-16 18:09:17 +0800607__stringify(__VSCFW_ADDR)"\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200608__stringify(__NOR_RST_CMD)"\0" \
609__stringify(__SPI_RST_CMD)"\0" \
610__stringify(__SD_RST_CMD)"\0" \
611__stringify(__NAND_RST_CMD)"\0" \
612__stringify(__PCIE_RST_CMD)"\0"
Li Yang5f999732011-07-26 09:50:46 -0500613
Li Yang5f999732011-07-26 09:50:46 -0500614#define CONFIG_USB_FAT_BOOT \
615"setenv bootargs root=/dev/ram rw " \
616"console=$consoledev,$baudrate $othbootargs " \
617"ramdisk_size=$ramdisk_size;" \
618"usb start;" \
619"fatload usb 0:2 $loadaddr $bootfile;" \
620"fatload usb 0:2 $fdtaddr $fdtfile;" \
621"fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
622"bootm $loadaddr $ramdiskaddr $fdtaddr"
623
624#define CONFIG_USB_EXT2_BOOT \
625"setenv bootargs root=/dev/ram rw " \
626"console=$consoledev,$baudrate $othbootargs " \
627"ramdisk_size=$ramdisk_size;" \
628"usb start;" \
629"ext2load usb 0:4 $loadaddr $bootfile;" \
630"ext2load usb 0:4 $fdtaddr $fdtfile;" \
631"ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
632"bootm $loadaddr $ramdiskaddr $fdtaddr"
633
634#define CONFIG_NORBOOT \
635"setenv bootargs root=/dev/$jffs2nor rw " \
636"console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;" \
637"bootm $norbootaddr - $norfdtaddr"
638
Li Yang5f999732011-07-26 09:50:46 -0500639#endif /* __CONFIG_H */