blob: 48ce0edd0625b7ed3534debab3a652f521609567 [file] [log] [blame]
Jason Liudec11122011-11-25 00:18:02 +00001/*
2 * Copyright (C) 2011 Freescale Semiconductor, Inc. All Rights Reserved.
3 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Jason Liudec11122011-11-25 00:18:02 +00005 */
6
7#ifndef __ASM_ARCH_MX6_IMX_REGS_H__
8#define __ASM_ARCH_MX6_IMX_REGS_H__
9
Benoît Thébaudeau1da8a7b2012-08-13 07:27:58 +000010#define ARCH_MXC
11
Jason Liudec11122011-11-25 00:18:02 +000012#define ROMCP_ARB_BASE_ADDR 0x00000000
13#define ROMCP_ARB_END_ADDR 0x000FFFFF
Fabio Estevamf7b9ac22013-04-10 09:32:57 +000014
15#ifdef CONFIG_MX6SL
16#define GPU_2D_ARB_BASE_ADDR 0x02200000
17#define GPU_2D_ARB_END_ADDR 0x02203FFF
18#define OPENVG_ARB_BASE_ADDR 0x02204000
19#define OPENVG_ARB_END_ADDR 0x02207FFF
Fabio Estevam1b691df2018-01-03 12:33:05 -020020#elif (defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL))
Fabio Estevam712ab882014-06-24 17:40:58 -030021#define CAAM_ARB_BASE_ADDR 0x00100000
22#define CAAM_ARB_END_ADDR 0x00107FFF
23#define GPU_ARB_BASE_ADDR 0x01800000
24#define GPU_ARB_END_ADDR 0x01803FFF
25#define APBH_DMA_ARB_BASE_ADDR 0x01804000
26#define APBH_DMA_ARB_END_ADDR 0x0180BFFF
27#define M4_BOOTROM_BASE_ADDR 0x007F8000
28
Peng Fan06c46a02016-12-11 19:24:22 +080029#elif !defined(CONFIG_MX6SLL)
Jason Liudec11122011-11-25 00:18:02 +000030#define CAAM_ARB_BASE_ADDR 0x00100000
31#define CAAM_ARB_END_ADDR 0x00103FFF
32#define APBH_DMA_ARB_BASE_ADDR 0x00110000
33#define APBH_DMA_ARB_END_ADDR 0x00117FFF
34#define HDMI_ARB_BASE_ADDR 0x00120000
35#define HDMI_ARB_END_ADDR 0x00128FFF
36#define GPU_3D_ARB_BASE_ADDR 0x00130000
37#define GPU_3D_ARB_END_ADDR 0x00133FFF
38#define GPU_2D_ARB_BASE_ADDR 0x00134000
39#define GPU_2D_ARB_END_ADDR 0x00137FFF
40#define DTCP_ARB_BASE_ADDR 0x00138000
41#define DTCP_ARB_END_ADDR 0x0013BFFF
Fabio Estevamf7b9ac22013-04-10 09:32:57 +000042#endif /* CONFIG_MX6SL */
Stefan Roese412e0462013-04-09 21:06:09 +000043
44#define MXS_APBH_BASE APBH_DMA_ARB_BASE_ADDR
45#define MXS_GPMI_BASE (APBH_DMA_ARB_BASE_ADDR + 0x02000)
46#define MXS_BCH_BASE (APBH_DMA_ARB_BASE_ADDR + 0x04000)
47
Jason Liudec11122011-11-25 00:18:02 +000048/* GPV - PL301 configuration ports */
Fabio Estevam1b691df2018-01-03 12:33:05 -020049#if (defined(CONFIG_MX6SX) || \
50 defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL) || \
Peng Fan06c46a02016-12-11 19:24:22 +080051 defined(CONFIG_MX6SL) || defined(CONFIG_MX6SLL))
Fabio Estevamf7b9ac22013-04-10 09:32:57 +000052#define GPV2_BASE_ADDR 0x00D00000
Fabio Estevam712ab882014-06-24 17:40:58 -030053#define GPV3_BASE_ADDR 0x00E00000
54#define GPV4_BASE_ADDR 0x00F00000
55#define GPV5_BASE_ADDR 0x01000000
56#define GPV6_BASE_ADDR 0x01100000
57#define PCIE_ARB_BASE_ADDR 0x08000000
58#define PCIE_ARB_END_ADDR 0x08FFFFFF
59
60#else
Peng Fan06c46a02016-12-11 19:24:22 +080061#define GPV2_BASE_ADDR 0x00200000
Jason Liudec11122011-11-25 00:18:02 +000062#define GPV3_BASE_ADDR 0x00300000
63#define GPV4_BASE_ADDR 0x00800000
Fabio Estevam712ab882014-06-24 17:40:58 -030064#define PCIE_ARB_BASE_ADDR 0x01000000
65#define PCIE_ARB_END_ADDR 0x01FFFFFF
66#endif
67
Jason Liudec11122011-11-25 00:18:02 +000068#define IRAM_BASE_ADDR 0x00900000
69#define SCU_BASE_ADDR 0x00A00000
70#define IC_INTERFACES_BASE_ADDR 0x00A00100
71#define GLOBAL_TIMER_BASE_ADDR 0x00A00200
72#define PRIVATE_TIMERS_WD_BASE_ADDR 0x00A00600
73#define IC_DISTRIBUTOR_BASE_ADDR 0x00A01000
Fabio Estevam13409292014-01-29 17:39:49 -020074#define L2_PL310_BASE 0x00A02000
Jason Liudec11122011-11-25 00:18:02 +000075#define GPV0_BASE_ADDR 0x00B00000
76#define GPV1_BASE_ADDR 0x00C00000
Jason Liudec11122011-11-25 00:18:02 +000077
78#define AIPS1_ARB_BASE_ADDR 0x02000000
79#define AIPS1_ARB_END_ADDR 0x020FFFFF
80#define AIPS2_ARB_BASE_ADDR 0x02100000
81#define AIPS2_ARB_END_ADDR 0x021FFFFF
Peng Fan59e680d2015-07-20 19:28:23 +080082/* AIPS3 only on i.MX6SX */
Ye.Li00cce362015-01-14 17:18:12 +080083#define AIPS3_ARB_BASE_ADDR 0x02200000
84#define AIPS3_ARB_END_ADDR 0x022FFFFF
Peng Fan59e680d2015-07-20 19:28:23 +080085#ifdef CONFIG_MX6SX
Fabio Estevam712ab882014-06-24 17:40:58 -030086#define WEIM_ARB_BASE_ADDR 0x50000000
87#define WEIM_ARB_END_ADDR 0x57FFFFFF
Peng Fan828e4682014-12-31 11:01:38 +080088#define QSPI0_AMBA_BASE 0x60000000
89#define QSPI0_AMBA_END 0x6FFFFFFF
90#define QSPI1_AMBA_BASE 0x70000000
91#define QSPI1_AMBA_END 0x7FFFFFFF
Fabio Estevam1b691df2018-01-03 12:33:05 -020092#elif (defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL))
Peng Fan59e680d2015-07-20 19:28:23 +080093#define WEIM_ARB_BASE_ADDR 0x50000000
94#define WEIM_ARB_END_ADDR 0x57FFFFFF
95#define QSPI0_AMBA_BASE 0x60000000
96#define QSPI0_AMBA_END 0x6FFFFFFF
Peng Fan06c46a02016-12-11 19:24:22 +080097#elif !defined(CONFIG_MX6SLL)
Jason Liudec11122011-11-25 00:18:02 +000098#define SATA_ARB_BASE_ADDR 0x02200000
99#define SATA_ARB_END_ADDR 0x02203FFF
100#define OPENVG_ARB_BASE_ADDR 0x02204000
101#define OPENVG_ARB_END_ADDR 0x02207FFF
102#define HSI_ARB_BASE_ADDR 0x02208000
103#define HSI_ARB_END_ADDR 0x0220BFFF
104#define IPU1_ARB_BASE_ADDR 0x02400000
105#define IPU1_ARB_END_ADDR 0x027FFFFF
106#define IPU2_ARB_BASE_ADDR 0x02800000
107#define IPU2_ARB_END_ADDR 0x02BFFFFF
108#define WEIM_ARB_BASE_ADDR 0x08000000
109#define WEIM_ARB_END_ADDR 0x0FFFFFFF
Fabio Estevam712ab882014-06-24 17:40:58 -0300110#endif
Jason Liudec11122011-11-25 00:18:02 +0000111
Peng Fan06c46a02016-12-11 19:24:22 +0800112#if (defined(CONFIG_MX6SLL) || defined(CONFIG_MX6SL) || \
Fabio Estevam1b691df2018-01-03 12:33:05 -0200113 defined(CONFIG_MX6SX) || \
114 defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL))
Fabio Estevamf7b9ac22013-04-10 09:32:57 +0000115#define MMDC0_ARB_BASE_ADDR 0x80000000
116#define MMDC0_ARB_END_ADDR 0xFFFFFFFF
117#define MMDC1_ARB_BASE_ADDR 0xC0000000
118#define MMDC1_ARB_END_ADDR 0xFFFFFFFF
119#else
Jason Liudec11122011-11-25 00:18:02 +0000120#define MMDC0_ARB_BASE_ADDR 0x10000000
121#define MMDC0_ARB_END_ADDR 0x7FFFFFFF
122#define MMDC1_ARB_BASE_ADDR 0x80000000
123#define MMDC1_ARB_END_ADDR 0xFFFFFFFF
Fabio Estevamf7b9ac22013-04-10 09:32:57 +0000124#endif
Jason Liudec11122011-11-25 00:18:02 +0000125
Fabio Estevam712ab882014-06-24 17:40:58 -0300126#ifndef CONFIG_MX6SX
Fabio Estevama0005af2012-05-31 07:23:55 +0000127#define IPU_SOC_BASE_ADDR IPU1_ARB_BASE_ADDR
128#define IPU_SOC_OFFSET 0x00200000
Fabio Estevam712ab882014-06-24 17:40:58 -0300129#endif
Fabio Estevama0005af2012-05-31 07:23:55 +0000130
Jason Liudec11122011-11-25 00:18:02 +0000131/* Defines for Blocks connected via AIPS (SkyBlue) */
132#define ATZ1_BASE_ADDR AIPS1_ARB_BASE_ADDR
133#define ATZ2_BASE_ADDR AIPS2_ARB_BASE_ADDR
Adrian Alonsoee7c4ca2015-09-02 13:54:15 -0500134#define ATZ3_BASE_ADDR AIPS3_ARB_BASE_ADDR
Jason Liudec11122011-11-25 00:18:02 +0000135#define AIPS1_BASE_ADDR AIPS1_ON_BASE_ADDR
136#define AIPS2_BASE_ADDR AIPS2_ON_BASE_ADDR
Adrian Alonsoee7c4ca2015-09-02 13:54:15 -0500137#define AIPS3_BASE_ADDR AIPS3_ON_BASE_ADDR
Jason Liudec11122011-11-25 00:18:02 +0000138
139#define SPDIF_BASE_ADDR (ATZ1_BASE_ADDR + 0x04000)
140#define ECSPI1_BASE_ADDR (ATZ1_BASE_ADDR + 0x08000)
141#define ECSPI2_BASE_ADDR (ATZ1_BASE_ADDR + 0x0C000)
142#define ECSPI3_BASE_ADDR (ATZ1_BASE_ADDR + 0x10000)
143#define ECSPI4_BASE_ADDR (ATZ1_BASE_ADDR + 0x14000)
Peng Fan06c46a02016-12-11 19:24:22 +0800144
145#define MX6SL_UART5_BASE_ADDR (ATZ1_BASE_ADDR + 0x18000)
146#define MX6SLL_UART4_BASE_ADDR (ATZ1_BASE_ADDR + 0x18000)
147#define MX6UL_UART7_BASE_ADDR (ATZ1_BASE_ADDR + 0x18000)
148#define MX6SL_UART2_BASE_ADDR (ATZ1_BASE_ADDR + 0x24000)
149#define MX6SLL_UART2_BASE_ADDR (ATZ1_BASE_ADDR + 0x24000)
150#define MX6UL_UART8_BASE_ADDR (ATZ1_BASE_ADDR + 0x24000)
151#define MX6SL_UART3_BASE_ADDR (ATZ1_BASE_ADDR + 0x34000)
152#define MX6SLL_UART3_BASE_ADDR (ATZ1_BASE_ADDR + 0x34000)
153#define MX6SL_UART4_BASE_ADDR (ATZ1_BASE_ADDR + 0x38000)
154
Fabio Estevam712ab882014-06-24 17:40:58 -0300155#ifndef CONFIG_MX6SX
Jason Liudec11122011-11-25 00:18:02 +0000156#define ECSPI5_BASE_ADDR (ATZ1_BASE_ADDR + 0x18000)
Fabio Estevam712ab882014-06-24 17:40:58 -0300157#endif
Peng Fan06c46a02016-12-11 19:24:22 +0800158#define UART1_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x20000)
Jason Liudec11122011-11-25 00:18:02 +0000159#define UART1_BASE (ATZ1_BASE_ADDR + 0x20000)
160#define ESAI1_BASE_ADDR (ATZ1_BASE_ADDR + 0x24000)
Stefan Roeseb16a2e32016-02-10 11:41:25 +0100161#define UART8_BASE (ATZ1_BASE_ADDR + 0x24000)
Jason Liudec11122011-11-25 00:18:02 +0000162#define SSI1_BASE_ADDR (ATZ1_BASE_ADDR + 0x28000)
163#define SSI2_BASE_ADDR (ATZ1_BASE_ADDR + 0x2C000)
164#define SSI3_BASE_ADDR (ATZ1_BASE_ADDR + 0x30000)
165#define ASRC_BASE_ADDR (ATZ1_BASE_ADDR + 0x34000)
Fabio Estevamf7b9ac22013-04-10 09:32:57 +0000166
Fabio Estevam712ab882014-06-24 17:40:58 -0300167#ifndef CONFIG_MX6SX
Jason Liudec11122011-11-25 00:18:02 +0000168#define SPBA_BASE_ADDR (ATZ1_BASE_ADDR + 0x3C000)
169#define VPU_BASE_ADDR (ATZ1_BASE_ADDR + 0x40000)
Fabio Estevam712ab882014-06-24 17:40:58 -0300170#endif
Jason Liudec11122011-11-25 00:18:02 +0000171#define AIPS1_ON_BASE_ADDR (ATZ1_BASE_ADDR + 0x7C000)
172
173#define AIPS1_OFF_BASE_ADDR (ATZ1_BASE_ADDR + 0x80000)
174#define PWM1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x0000)
175#define PWM2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x4000)
176#define PWM3_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x8000)
177#define PWM4_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0xC000)
178#define CAN1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x10000)
179#define CAN2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x14000)
Peng Fan06c46a02016-12-11 19:24:22 +0800180/* QOSC on i.MX6SLL */
181#define QOSC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x14000)
Jason Liudec11122011-11-25 00:18:02 +0000182#define GPT1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x18000)
183#define GPIO1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x1C000)
184#define GPIO2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x20000)
185#define GPIO3_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x24000)
186#define GPIO4_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x28000)
187#define GPIO5_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x2C000)
Peng Fan1d5229a2016-08-11 14:02:51 +0800188#define MX6UL_SNVS_LP_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x30000)
Jason Liudec11122011-11-25 00:18:02 +0000189#define GPIO6_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x30000)
190#define GPIO7_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x34000)
191#define KPP_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x38000)
192#define WDOG1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x3C000)
193#define WDOG2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x40000)
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000194#define ANATOP_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x48000)
195#define USB_PHY0_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x49000)
196#define USB_PHY1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x4a000)
Jason Liudec11122011-11-25 00:18:02 +0000197#define CCM_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x44000)
Jason Liudec11122011-11-25 00:18:02 +0000198#define SNVS_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x4C000)
199#define EPIT1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x50000)
200#define EPIT2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x54000)
201#define SRC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x58000)
202#define GPC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x5C000)
203#define IOMUXC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x60000)
Peng Fan06c46a02016-12-11 19:24:22 +0800204#define IOMUXC_GPR_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x64000)
205#ifdef CONFIG_MX6SLL
206#define CSI_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x68000)
207#define SDMA_PORT_HOST_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x6C000)
208#define PXP_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x70000)
209#define EPDC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x74000)
210#define DCP_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x7C000)
211#elif defined(CONFIG_MX6SL)
Fabio Estevamf7b9ac22013-04-10 09:32:57 +0000212#define CSI_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x64000)
213#define SIPIX_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x68000)
214#define SDMA_PORT_HOST_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x6C000)
Peng Fan06c46a02016-12-11 19:24:22 +0800215#elif defined(CONFIG_MX6SX)
Fabio Estevam712ab882014-06-24 17:40:58 -0300216#define CANFD1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x68000)
217#define SDMA_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x6C000)
218#define CANFD2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x70000)
219#define SEMAPHORE1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x74000)
220#define SEMAPHORE2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x78000)
221#define RDC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x7C000)
Fabio Estevamf7b9ac22013-04-10 09:32:57 +0000222#else
Jason Liudec11122011-11-25 00:18:02 +0000223#define DCIC1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x64000)
224#define DCIC2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x68000)
225#define DMA_REQ_PORT_HOST_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x6C000)
Fabio Estevamf7b9ac22013-04-10 09:32:57 +0000226#endif
Jason Liudec11122011-11-25 00:18:02 +0000227
Peng Fan06c46a02016-12-11 19:24:22 +0800228#define MX6SL_LCDIF_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x78000)
229#define MX6SLL_LCDIF_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x78000)
230
Jason Liudec11122011-11-25 00:18:02 +0000231#define AIPS2_ON_BASE_ADDR (ATZ2_BASE_ADDR + 0x7C000)
232#define AIPS2_OFF_BASE_ADDR (ATZ2_BASE_ADDR + 0x80000)
Adrian Alonsoee7c4ca2015-09-02 13:54:15 -0500233#define AIPS3_ON_BASE_ADDR (ATZ3_BASE_ADDR + 0x7C000)
234#define AIPS3_OFF_BASE_ADDR (ATZ3_BASE_ADDR + 0x80000)
Jason Liudec11122011-11-25 00:18:02 +0000235#define CAAM_BASE_ADDR (ATZ2_BASE_ADDR)
236#define ARM_BASE_ADDR (ATZ2_BASE_ADDR + 0x40000)
Raul Cardenasb5a36d82015-02-27 11:22:06 -0600237
Alex Porosanu177fca82016-04-29 15:17:58 +0300238#define CONFIG_SYS_FSL_SEC_OFFSET 0
239#define CONFIG_SYS_FSL_SEC_ADDR (CAAM_BASE_ADDR + \
240 CONFIG_SYS_FSL_SEC_OFFSET)
241#define CONFIG_SYS_FSL_JR0_OFFSET 0x1000
242#define CONFIG_SYS_FSL_JR0_ADDR (CAAM_BASE_ADDR + \
243 CONFIG_SYS_FSL_JR0_OFFSET)
244#define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
Raul Cardenasb5a36d82015-02-27 11:22:06 -0600245
Ye.Lif93453a2014-09-15 17:23:14 +0800246#define USB_PL301_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x0000)
247#define USB_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x4000)
Fabio Estevamf7b9ac22013-04-10 09:32:57 +0000248
Jason Liudec11122011-11-25 00:18:02 +0000249#define ENET_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x8000)
Fabio Estevamf7b9ac22013-04-10 09:32:57 +0000250#ifdef CONFIG_MX6SL
251#define MSHC_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0xC000)
252#else
Jason Liudec11122011-11-25 00:18:02 +0000253#define MLB_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0xC000)
Fabio Estevamf7b9ac22013-04-10 09:32:57 +0000254#endif
255
Jason Liudec11122011-11-25 00:18:02 +0000256#define USDHC1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x10000)
257#define USDHC2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x14000)
258#define USDHC3_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x18000)
259#define USDHC4_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x1C000)
260#define I2C1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x20000)
261#define I2C2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x24000)
262#define I2C3_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x28000)
263#define ROMCP_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x2C000)
264#define MMDC_P0_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x30000)
Peng Fan06c46a02016-12-11 19:24:22 +0800265/* i.MX6SL/SLL */
Fabio Estevamf7b9ac22013-04-10 09:32:57 +0000266#define RNGB_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x34000)
Fabio Estevam1b691df2018-01-03 12:33:05 -0200267#if (defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL))
Peng Fan59e680d2015-07-20 19:28:23 +0800268#define ENET2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x34000)
Fabio Estevamf7b9ac22013-04-10 09:32:57 +0000269#else
Peng Fan59e680d2015-07-20 19:28:23 +0800270/* i.MX6SX */
271#define ENET2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x34000)
Fabio Estevamf7b9ac22013-04-10 09:32:57 +0000272#endif
Peng Fan59e680d2015-07-20 19:28:23 +0800273/* i.MX6DQ/SDL */
274#define MMDC_P1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x34000)
Fabio Estevamf7b9ac22013-04-10 09:32:57 +0000275
Jason Liudec11122011-11-25 00:18:02 +0000276#define WEIM_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x38000)
277#define OCOTP_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x3C000)
278#define CSU_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x40000)
Peng Fan06c46a02016-12-11 19:24:22 +0800279#ifdef CONFIG_MX6SLL
280#define IOMUXC_GPR_SNVS_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x44000)
281#define IOMUXC_SNVS_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x48000)
282#endif
Jason Liudec11122011-11-25 00:18:02 +0000283#define IP2APB_PERFMON1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x44000)
284#define IP2APB_PERFMON2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x48000)
Peng Fan7f323212015-10-29 15:54:45 +0800285#define MX6UL_LCDIF1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x48000)
Peng Fanfb4deaf2016-08-11 14:02:48 +0800286#define MX6ULL_LCDIF1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x48000)
Fabio Estevam712ab882014-06-24 17:40:58 -0300287#ifdef CONFIG_MX6SX
288#define DEBUG_MONITOR_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x4C000)
289#else
Jason Liudec11122011-11-25 00:18:02 +0000290#define IP2APB_PERFMON3_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x4C000)
Fabio Estevam712ab882014-06-24 17:40:58 -0300291#endif
Jason Liudec11122011-11-25 00:18:02 +0000292#define IP2APB_TZASC1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x50000)
Fabio Estevam1b691df2018-01-03 12:33:05 -0200293#if (defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL))
Stefan Agnerbe8b7c52018-01-05 15:08:19 +0100294#define SCTR_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x5C000)
Peng Fan59e680d2015-07-20 19:28:23 +0800295#define QSPI0_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x60000)
Fabio Estevamabd67762016-04-18 09:56:15 -0300296#define UART6_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x7C000)
Peng Fan59e680d2015-07-20 19:28:23 +0800297#elif defined(CONFIG_MX6SX)
Fabio Estevam712ab882014-06-24 17:40:58 -0300298#define SAI1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x54000)
Jason Liudec11122011-11-25 00:18:02 +0000299#define AUDMUX_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x58000)
Fabio Estevam712ab882014-06-24 17:40:58 -0300300#define SAI2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x5C000)
Peng Fan828e4682014-12-31 11:01:38 +0800301#define QSPI0_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x60000)
302#define QSPI1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x64000)
Fabio Estevam712ab882014-06-24 17:40:58 -0300303#else
Peng Fan59e680d2015-07-20 19:28:23 +0800304#define IP2APB_TZASC2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x54000)
Jason Liudec11122011-11-25 00:18:02 +0000305#define MIPI_CSI2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x5C000)
306#define MIPI_DSI_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x60000)
307#define VDOA_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x64000)
Fabio Estevam712ab882014-06-24 17:40:58 -0300308#endif
Peng Fan59e680d2015-07-20 19:28:23 +0800309#define MX6UL_WDOG3_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x64000)
Jason Liudec11122011-11-25 00:18:02 +0000310#define UART2_BASE (AIPS2_OFF_BASE_ADDR + 0x68000)
311#define UART3_BASE (AIPS2_OFF_BASE_ADDR + 0x6C000)
312#define UART4_BASE (AIPS2_OFF_BASE_ADDR + 0x70000)
313#define UART5_BASE (AIPS2_OFF_BASE_ADDR + 0x74000)
Heiko Schocher5c4b1e92015-05-18 10:56:24 +0200314#define I2C4_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x78000)
Jason Liudec11122011-11-25 00:18:02 +0000315#define IP2APB_USBPHY1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x78000)
316#define IP2APB_USBPHY2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x7C000)
Peng Fan06c46a02016-12-11 19:24:22 +0800317/* i.MX6SLL */
318#define MTR_MASTER_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x7C000)
Jason Liudec11122011-11-25 00:18:02 +0000319
Fabio Estevam712ab882014-06-24 17:40:58 -0300320#ifdef CONFIG_MX6SX
321#define GIS_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x04000)
322#define DCIC1_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x0C000)
323#define DCIC2_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x10000)
324#define CSI1_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x14000)
325#define PXP_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x18000)
326#define CSI2_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x1C000)
Fabio Estevam712ab882014-06-24 17:40:58 -0300327#define VADC_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x28000)
328#define VDEC_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x2C000)
329#define SPBA_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x3C000)
330#define AIPS3_CONFIG_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x7C000)
331#define ADC1_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x80000)
332#define ADC2_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x84000)
Fabio Estevam712ab882014-06-24 17:40:58 -0300333#define ECSPI5_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x8C000)
334#define HS_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x90000)
335#define MU_MCU_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x94000)
336#define CANFD_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x98000)
337#define MU_DSP_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x9C000)
338#define UART6_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0xA0000)
339#define PWM5_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0xA4000)
340#define PWM6_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0xA8000)
341#define PWM7_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0xAC000)
342#define PWM8_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0xB0000)
Fabio Estevam1b691df2018-01-03 12:33:05 -0200343#elif (defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL))
Peng Fanfb4deaf2016-08-11 14:02:48 +0800344#define AIPS3_CONFIG_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x7C000)
345#define DCP_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x80000)
346#define RNGB_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x84000)
347#define UART8_IPS_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x88000)
348#define EPDC_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x8C000)
349#define IOMUXC_SNVS_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x90000)
350#define SNVS_GPR_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x94000)
Fabio Estevam712ab882014-06-24 17:40:58 -0300351#endif
Fabio Estevama48538c2017-10-14 09:17:54 -0300352
353#define NOC_DDR_BASE_ADDR (GPV0_BASE_ADDR + 0xB0000)
354
Peng Fan7f323212015-10-29 15:54:45 +0800355/* Only for i.MX6SX */
356#define LCDIF2_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x24000)
357#define MX6SX_LCDIF1_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x20000)
Peng Fan59e680d2015-07-20 19:28:23 +0800358#define MX6SX_WDOG3_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x88000)
359
Fabio Estevam1b691df2018-01-03 12:33:05 -0200360#if !(defined(CONFIG_MX6SX) || \
361 defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL) || \
Peng Fan06c46a02016-12-11 19:24:22 +0800362 defined(CONFIG_MX6SLL) || defined(CONFIG_MX6SL))
Jason Liudec11122011-11-25 00:18:02 +0000363#define IRAM_SIZE 0x00040000
Fabio Estevam712ab882014-06-24 17:40:58 -0300364#else
365#define IRAM_SIZE 0x00020000
366#endif
Troy Kisky01112132012-02-07 14:08:46 +0000367#define FEC_QUIRK_ENET_MAC
Jason Liudec11122011-11-25 00:18:02 +0000368
Stefano Babic33731bc2017-06-29 10:16:06 +0200369#include <asm/mach-imx/regs-lcdif.h>
Jason Liudec11122011-11-25 00:18:02 +0000370#if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
371#include <asm/types.h>
372
Peng Fan7f323212015-10-29 15:54:45 +0800373/* only for i.MX6SX/UL */
Fabio Estevam27b0fc32017-11-23 09:18:53 -0200374#define WDOG3_BASE_ADDR (((is_mx6ul() || is_mx6ull()) ? \
Peng Fanf0d3fbf2015-11-30 16:04:51 +0800375 MX6UL_WDOG3_BASE_ADDR : MX6SX_WDOG3_BASE_ADDR))
Peng Fan06c46a02016-12-11 19:24:22 +0800376#define LCDIF1_BASE_ADDR ((is_cpu_type(MXC_CPU_MX6SLL)) ? \
377 MX6SLL_LCDIF_BASE_ADDR : \
378 (is_cpu_type(MXC_CPU_MX6SL)) ? \
379 MX6SL_LCDIF_BASE_ADDR : \
380 ((is_cpu_type(MXC_CPU_MX6UL)) ? \
Peng Fanfb4deaf2016-08-11 14:02:48 +0800381 MX6UL_LCDIF1_BASE_ADDR : \
382 ((is_mx6ull()) ? \
Peng Fan06c46a02016-12-11 19:24:22 +0800383 MX6ULL_LCDIF1_BASE_ADDR : MX6SX_LCDIF1_BASE_ADDR)))
Peng Fan7f323212015-10-29 15:54:45 +0800384
385
Fabio Estevam04fc1282011-12-20 05:46:31 +0000386extern void imx_get_mac_from_fuse(int dev_id, unsigned char *mac);
Jason Liudec11122011-11-25 00:18:02 +0000387
Gabriel Huau170ceaf2014-07-26 11:35:43 -0700388#define SRC_SCR_CORE_1_RESET_OFFSET 14
389#define SRC_SCR_CORE_1_RESET_MASK (1<<SRC_SCR_CORE_1_RESET_OFFSET)
390#define SRC_SCR_CORE_2_RESET_OFFSET 15
391#define SRC_SCR_CORE_2_RESET_MASK (1<<SRC_SCR_CORE_2_RESET_OFFSET)
392#define SRC_SCR_CORE_3_RESET_OFFSET 16
393#define SRC_SCR_CORE_3_RESET_MASK (1<<SRC_SCR_CORE_3_RESET_OFFSET)
394#define SRC_SCR_CORE_1_ENABLE_OFFSET 22
395#define SRC_SCR_CORE_1_ENABLE_MASK (1<<SRC_SCR_CORE_1_ENABLE_OFFSET)
396#define SRC_SCR_CORE_2_ENABLE_OFFSET 23
397#define SRC_SCR_CORE_2_ENABLE_MASK (1<<SRC_SCR_CORE_2_ENABLE_OFFSET)
398#define SRC_SCR_CORE_3_ENABLE_OFFSET 24
399#define SRC_SCR_CORE_3_ENABLE_MASK (1<<SRC_SCR_CORE_3_ENABLE_OFFSET)
400
Peng Fan42997432016-01-28 16:54:59 +0800401struct rdc_regs {
402 u32 vir; /* Version information */
403 u32 reserved1[8];
404 u32 stat; /* Status */
405 u32 intctrl; /* Interrupt and Control */
406 u32 intstat; /* Interrupt Status */
407 u32 reserved2[116];
408 u32 mda[32]; /* Master Domain Assignment */
409 u32 reserved3[96];
410 u32 pdap[104]; /* Peripheral Domain Access Permissions */
411 u32 reserved4[88];
412 struct {
413 u32 mrsa; /* Memory Region Start Address */
414 u32 mrea; /* Memory Region End Address */
415 u32 mrc; /* Memory Region Control */
416 u32 mrvs; /* Memory Region Violation Status */
417 } mem_region[55];
418};
419
420struct rdc_sema_regs {
421 u8 gate[64]; /* Gate */
422 u16 rstgt; /* Reset Gate */
423};
424
Fabio Estevamba613422014-11-14 11:27:22 -0200425/* WEIM registers */
426struct weim {
427 u32 cs0gcr1;
428 u32 cs0gcr2;
429 u32 cs0rcr1;
430 u32 cs0rcr2;
431 u32 cs0wcr1;
432 u32 cs0wcr2;
433
434 u32 cs1gcr1;
435 u32 cs1gcr2;
436 u32 cs1rcr1;
437 u32 cs1rcr2;
438 u32 cs1wcr1;
439 u32 cs1wcr2;
440
441 u32 cs2gcr1;
442 u32 cs2gcr2;
443 u32 cs2rcr1;
444 u32 cs2rcr2;
445 u32 cs2wcr1;
446 u32 cs2wcr2;
447
448 u32 cs3gcr1;
449 u32 cs3gcr2;
450 u32 cs3rcr1;
451 u32 cs3rcr2;
452 u32 cs3wcr1;
453 u32 cs3wcr2;
454
455 u32 unused[12];
456
457 u32 wcr;
458 u32 wiar;
459 u32 ear;
460};
461
Jason Liudec11122011-11-25 00:18:02 +0000462/* System Reset Controller (SRC) */
463struct src {
464 u32 scr;
465 u32 sbmr1;
466 u32 srsr;
467 u32 reserved1[2];
468 u32 sisr;
469 u32 simr;
470 u32 sbmr2;
471 u32 gpr1;
472 u32 gpr2;
473 u32 gpr3;
474 u32 gpr4;
475 u32 gpr5;
476 u32 gpr6;
477 u32 gpr7;
478 u32 gpr8;
479 u32 gpr9;
480 u32 gpr10;
481};
482
Jagan Tekic981a942017-02-24 15:45:15 +0530483#define src_base ((struct src *)SRC_BASE_ADDR)
484
Peng Fanfb3a3b72016-01-28 16:55:05 +0800485#define SRC_SCR_M4_ENABLE_OFFSET 22
486#define SRC_SCR_M4_ENABLE_MASK (1 << 22)
487#define SRC_SCR_M4C_NON_SCLR_RST_OFFSET 4
488#define SRC_SCR_M4C_NON_SCLR_RST_MASK (1 << 4)
489
Fabio Estevamf22d7592014-01-03 15:55:58 -0200490/* GPR1 bitfields */
Heiko Schocherff2b40d2015-09-25 12:31:48 +0200491#define IOMUXC_GPR1_APP_CLK_REQ_N BIT(30)
492#define IOMUXC_GPR1_PCIE_EXIT_L1 BIT(28)
493#define IOMUXC_GPR1_PCIE_RDY_L23 BIT(27)
494#define IOMUXC_GPR1_PCIE_ENTER_L1 BIT(26)
495#define IOMUXC_GPR1_MIPI_COLOR_SW BIT(25)
496#define IOMUXC_GPR1_DPI_OFF BIT(24)
497#define IOMUXC_GPR1_EXC_MON_SLVE BIT(22)
Fabio Estevamf22d7592014-01-03 15:55:58 -0200498#define IOMUXC_GPR1_ENET_CLK_SEL_OFFSET 21
499#define IOMUXC_GPR1_ENET_CLK_SEL_MASK (1 << IOMUXC_GPR1_ENET_CLK_SEL_OFFSET)
Heiko Schocherff2b40d2015-09-25 12:31:48 +0200500#define IOMUXC_GPR1_MIPI_IPU2_MUX_IOMUX BIT(20)
501#define IOMUXC_GPR1_MIPI_IPU1_MUX_IOMUX BIT(19)
502#define IOMUXC_GPR1_PCIE_TEST_PD BIT(18)
503#define IOMUXC_GPR1_IPU_VPU_MUX_IPU2 BIT(17)
504#define IOMUXC_GPR1_PCIE_REF_CLK_EN BIT(16)
505#define IOMUXC_GPR1_USB_EXP_MODE BIT(15)
506#define IOMUXC_GPR1_PCIE_INT BIT(14)
Heiko Schochera0230d82014-07-18 06:07:17 +0200507#define IOMUXC_GPR1_USB_OTG_ID_OFFSET 13
508#define IOMUXC_GPR1_USB_OTG_ID_SEL_MASK (1 << IOMUXC_GPR1_USB_OTG_ID_OFFSET)
Heiko Schocherff2b40d2015-09-25 12:31:48 +0200509#define IOMUXC_GPR1_GINT BIT(12)
510#define IOMUXC_GPR1_ADDRS3_MASK (0x3 << 10)
511#define IOMUXC_GPR1_ADDRS3_32MB (0x0 << 10)
512#define IOMUXC_GPR1_ADDRS3_64MB (0x1 << 10)
513#define IOMUXC_GPR1_ADDRS3_128MB (0x2 << 10)
514#define IOMUXC_GPR1_ACT_CS3 BIT(9)
515#define IOMUXC_GPR1_ADDRS2_MASK (0x3 << 7)
516#define IOMUXC_GPR1_ACT_CS2 BIT(6)
517#define IOMUXC_GPR1_ADDRS1_MASK (0x3 << 4)
518#define IOMUXC_GPR1_ACT_CS1 BIT(3)
519#define IOMUXC_GPR1_ADDRS0_OFFSET (1)
520#define IOMUXC_GPR1_ADDRS0_MASK (0x3 << 1)
521#define IOMUXC_GPR1_ACT_CS0 BIT(0)
Fabio Estevamf22d7592014-01-03 15:55:58 -0200522
Eric Nelsonadc8c382012-09-21 11:41:42 +0000523/* GPR3 bitfields */
524#define IOMUXC_GPR3_GPU_DBG_OFFSET 29
525#define IOMUXC_GPR3_GPU_DBG_MASK (3<<IOMUXC_GPR3_GPU_DBG_OFFSET)
526#define IOMUXC_GPR3_BCH_WR_CACHE_CTL_OFFSET 28
527#define IOMUXC_GPR3_BCH_WR_CACHE_CTL_MASK (1<<IOMUXC_GPR3_BCH_WR_CACHE_CTL_OFFSET)
528#define IOMUXC_GPR3_BCH_RD_CACHE_CTL_OFFSET 27
529#define IOMUXC_GPR3_BCH_RD_CACHE_CTL_MASK (1<<IOMUXC_GPR3_BCH_RD_CACHE_CTL_OFFSET)
530#define IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_OFFSET 26
531#define IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_MASK (1<<IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_OFFSET)
532#define IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_OFFSET 25
533#define IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_MASK (1<<IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_OFFSET)
534#define IOMUXC_GPR3_OCRAM_CTL_OFFSET 21
535#define IOMUXC_GPR3_OCRAM_CTL_MASK (0xf<<IOMUXC_GPR3_OCRAM_CTL_OFFSET)
536#define IOMUXC_GPR3_OCRAM_STATUS_OFFSET 17
537#define IOMUXC_GPR3_OCRAM_STATUS_MASK (0xf<<IOMUXC_GPR3_OCRAM_STATUS_OFFSET)
538#define IOMUXC_GPR3_CORE3_DBG_ACK_EN_OFFSET 16
539#define IOMUXC_GPR3_CORE3_DBG_ACK_EN_MASK (1<<IOMUXC_GPR3_CORE3_DBG_ACK_EN_OFFSET)
540#define IOMUXC_GPR3_CORE2_DBG_ACK_EN_OFFSET 15
541#define IOMUXC_GPR3_CORE2_DBG_ACK_EN_MASK (1<<IOMUXC_GPR3_CORE2_DBG_ACK_EN_OFFSET)
542#define IOMUXC_GPR3_CORE1_DBG_ACK_EN_OFFSET 14
543#define IOMUXC_GPR3_CORE1_DBG_ACK_EN_MASK (1<<IOMUXC_GPR3_CORE1_DBG_ACK_EN_OFFSET)
544#define IOMUXC_GPR3_CORE0_DBG_ACK_EN_OFFSET 13
545#define IOMUXC_GPR3_CORE0_DBG_ACK_EN_MASK (1<<IOMUXC_GPR3_CORE0_DBG_ACK_EN_OFFSET)
546#define IOMUXC_GPR3_TZASC2_BOOT_LOCK_OFFSET 12
547#define IOMUXC_GPR3_TZASC2_BOOT_LOCK_MASK (1<<IOMUXC_GPR3_TZASC2_BOOT_LOCK_OFFSET)
548#define IOMUXC_GPR3_TZASC1_BOOT_LOCK_OFFSET 11
549#define IOMUXC_GPR3_TZASC1_BOOT_LOCK_MASK (1<<IOMUXC_GPR3_TZASC1_BOOT_LOCK_OFFSET)
550#define IOMUXC_GPR3_IPU_DIAG_OFFSET 10
551#define IOMUXC_GPR3_IPU_DIAG_MASK (1<<IOMUXC_GPR3_IPU_DIAG_OFFSET)
552
553#define IOMUXC_GPR3_MUX_SRC_IPU1_DI0 0
554#define IOMUXC_GPR3_MUX_SRC_IPU1_DI1 1
555#define IOMUXC_GPR3_MUX_SRC_IPU2_DI0 2
556#define IOMUXC_GPR3_MUX_SRC_IPU2_DI1 3
557
558#define IOMUXC_GPR3_LVDS1_MUX_CTL_OFFSET 8
559#define IOMUXC_GPR3_LVDS1_MUX_CTL_MASK (3<<IOMUXC_GPR3_LVDS1_MUX_CTL_OFFSET)
560
561#define IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET 6
562#define IOMUXC_GPR3_LVDS0_MUX_CTL_MASK (3<<IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET)
563
564#define IOMUXC_GPR3_MIPI_MUX_CTL_OFFSET 4
565#define IOMUXC_GPR3_MIPI_MUX_CTL_MASK (3<<IOMUXC_GPR3_MIPI_MUX_CTL_OFFSET)
566
567#define IOMUXC_GPR3_HDMI_MUX_CTL_OFFSET 2
568#define IOMUXC_GPR3_HDMI_MUX_CTL_MASK (3<<IOMUXC_GPR3_HDMI_MUX_CTL_OFFSET)
569
Heiko Schocherff2b40d2015-09-25 12:31:48 +0200570/* gpr12 bitfields */
571#define IOMUXC_GPR12_ARMP_IPG_CLK_EN BIT(27)
572#define IOMUXC_GPR12_ARMP_AHB_CLK_EN BIT(26)
573#define IOMUXC_GPR12_ARMP_ATB_CLK_EN BIT(25)
574#define IOMUXC_GPR12_ARMP_APB_CLK_EN BIT(24)
575#define IOMUXC_GPR12_DEVICE_TYPE (0xf << 12)
576#define IOMUXC_GPR12_PCIE_CTL_2 BIT(10)
577#define IOMUXC_GPR12_LOS_LEVEL (0x1f << 4)
Eric Nelsonadc8c382012-09-21 11:41:42 +0000578
Eric Nelson0c555872012-09-19 08:32:31 +0000579struct iomuxc {
Fabio Estevam1b691df2018-01-03 12:33:05 -0200580#if (defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL))
Fabio Estevam72edac02014-07-09 17:59:55 -0300581 u8 reserved[0x4000];
582#endif
Eric Nelson0c555872012-09-19 08:32:31 +0000583 u32 gpr[14];
Eric Nelson0c555872012-09-19 08:32:31 +0000584};
585
Fabio Estevam1a5b0b42014-08-25 14:26:44 -0300586struct gpc {
587 u32 cntr;
588 u32 pgr;
589 u32 imr1;
590 u32 imr2;
591 u32 imr3;
592 u32 imr4;
593 u32 isr1;
594 u32 isr2;
595 u32 isr3;
596 u32 isr4;
597};
598
Eric Nelson0c555872012-09-19 08:32:31 +0000599#define IOMUXC_GPR2_COUNTER_RESET_VAL_OFFSET 20
600#define IOMUXC_GPR2_COUNTER_RESET_VAL_MASK (3<<IOMUXC_GPR2_COUNTER_RESET_VAL_OFFSET)
601#define IOMUXC_GPR2_LVDS_CLK_SHIFT_OFFSET 16
602#define IOMUXC_GPR2_LVDS_CLK_SHIFT_MASK (7<<IOMUXC_GPR2_LVDS_CLK_SHIFT_OFFSET)
603
604#define IOMUXC_GPR2_BGREF_RRMODE_OFFSET 15
605#define IOMUXC_GPR2_BGREF_RRMODE_MASK (1<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET)
606#define IOMUXC_GPR2_BGREF_RRMODE_INTERNAL_RES (1<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET)
607#define IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES (0<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET)
608#define IOMUXC_GPR2_VSYNC_ACTIVE_HIGH 0
609#define IOMUXC_GPR2_VSYNC_ACTIVE_LOW 1
610
611#define IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET 10
612#define IOMUXC_GPR2_DI1_VS_POLARITY_MASK (1<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET)
613#define IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_HIGH (IOMUXC_GPR2_VSYNC_ACTIVE_HIGH<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET)
614#define IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_LOW (IOMUXC_GPR2_VSYNC_ACTIVE_LOW<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET)
615
616#define IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET 9
617#define IOMUXC_GPR2_DI0_VS_POLARITY_MASK (1<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET)
618#define IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_HIGH (IOMUXC_GPR2_VSYNC_ACTIVE_HIGH<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET)
619#define IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW (IOMUXC_GPR2_VSYNC_ACTIVE_LOW<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET)
620
621#define IOMUXC_GPR2_BITMAP_SPWG 0
622#define IOMUXC_GPR2_BITMAP_JEIDA 1
623
624#define IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET 8
625#define IOMUXC_GPR2_BIT_MAPPING_CH1_MASK (1<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET)
626#define IOMUXC_GPR2_BIT_MAPPING_CH1_JEIDA (IOMUXC_GPR2_BITMAP_JEIDA<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET)
627#define IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG (IOMUXC_GPR2_BITMAP_SPWG<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET)
628
629#define IOMUXC_GPR2_DATA_WIDTH_18 0
630#define IOMUXC_GPR2_DATA_WIDTH_24 1
631
632#define IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET 7
633#define IOMUXC_GPR2_DATA_WIDTH_CH1_MASK (1<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET)
634#define IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT (IOMUXC_GPR2_DATA_WIDTH_18<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET)
635#define IOMUXC_GPR2_DATA_WIDTH_CH1_24BIT (IOMUXC_GPR2_DATA_WIDTH_24<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET)
636
637#define IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET 6
638#define IOMUXC_GPR2_BIT_MAPPING_CH0_MASK (1<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET)
639#define IOMUXC_GPR2_BIT_MAPPING_CH0_JEIDA (IOMUXC_GPR2_BITMAP_JEIDA<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET)
640#define IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG (IOMUXC_GPR2_BITMAP_SPWG<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET)
641
642#define IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET 5
643#define IOMUXC_GPR2_DATA_WIDTH_CH0_MASK (1<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET)
644#define IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT (IOMUXC_GPR2_DATA_WIDTH_18<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET)
645#define IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT (IOMUXC_GPR2_DATA_WIDTH_24<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET)
646
647#define IOMUXC_GPR2_SPLIT_MODE_EN_OFFSET 4
648#define IOMUXC_GPR2_SPLIT_MODE_EN_MASK (1<<IOMUXC_GPR2_SPLIT_MODE_EN_OFFSET)
649
650#define IOMUXC_GPR2_MODE_DISABLED 0
651#define IOMUXC_GPR2_MODE_ENABLED_DI0 1
Pierre Aubert7f5746b2013-06-19 11:16:13 +0200652#define IOMUXC_GPR2_MODE_ENABLED_DI1 3
Eric Nelson0c555872012-09-19 08:32:31 +0000653
654#define IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET 2
655#define IOMUXC_GPR2_LVDS_CH1_MODE_MASK (3<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
656#define IOMUXC_GPR2_LVDS_CH1_MODE_DISABLED (IOMUXC_GPR2_MODE_DISABLED<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
657#define IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI0 (IOMUXC_GPR2_MODE_ENABLED_DI0<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
658#define IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI1 (IOMUXC_GPR2_MODE_ENABLED_DI1<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
659
660#define IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET 0
661#define IOMUXC_GPR2_LVDS_CH0_MODE_MASK (3<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
662#define IOMUXC_GPR2_LVDS_CH0_MODE_DISABLED (IOMUXC_GPR2_MODE_DISABLED<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
663#define IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0 (IOMUXC_GPR2_MODE_ENABLED_DI0<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
664#define IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI1 (IOMUXC_GPR2_MODE_ENABLED_DI1<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
665
Eric Nelson32565c52012-01-31 07:52:04 +0000666/* ECSPI registers */
667struct cspi_regs {
668 u32 rxdata;
669 u32 txdata;
670 u32 ctrl;
671 u32 cfg;
672 u32 intr;
673 u32 dma;
674 u32 stat;
675 u32 period;
676};
677
678/*
679 * CSPI register definitions
680 */
681#define MXC_ECSPI
682#define MXC_CSPICTRL_EN (1 << 0)
683#define MXC_CSPICTRL_MODE (1 << 1)
684#define MXC_CSPICTRL_XCH (1 << 2)
Fabio Estevam833fb552013-04-09 13:06:25 +0000685#define MXC_CSPICTRL_MODE_MASK (0xf << 4)
Eric Nelson32565c52012-01-31 07:52:04 +0000686#define MXC_CSPICTRL_CHIPSELECT(x) (((x) & 0x3) << 12)
687#define MXC_CSPICTRL_BITCOUNT(x) (((x) & 0xfff) << 20)
688#define MXC_CSPICTRL_PREDIV(x) (((x) & 0xF) << 12)
689#define MXC_CSPICTRL_POSTDIV(x) (((x) & 0xF) << 8)
690#define MXC_CSPICTRL_SELCHAN(x) (((x) & 0x3) << 18)
691#define MXC_CSPICTRL_MAXBITS 0xfff
692#define MXC_CSPICTRL_TC (1 << 7)
693#define MXC_CSPICTRL_RXOVF (1 << 6)
694#define MXC_CSPIPERIOD_32KHZ (1 << 15)
695#define MAX_SPI_BYTES 32
Heiko Schocher472a68f2014-07-18 06:07:20 +0200696#define SPI_MAX_NUM 4
Eric Nelson32565c52012-01-31 07:52:04 +0000697
698/* Bit position inside CTRL register to be associated with SS */
699#define MXC_CSPICTRL_CHAN 18
700
701/* Bit position inside CON register to be associated with SS */
Markus Niebel92bc4e02014-02-17 17:33:16 +0100702#define MXC_CSPICON_PHA 0 /* SCLK phase control */
703#define MXC_CSPICON_POL 4 /* SCLK polarity */
704#define MXC_CSPICON_SSPOL 12 /* SS polarity */
705#define MXC_CSPICON_CTL 20 /* inactive state of SCLK */
Peng Fan06c46a02016-12-11 19:24:22 +0800706#if defined(CONFIG_MX6SLL) || defined(CONFIG_MX6SL) || \
Fabio Estevam1b691df2018-01-03 12:33:05 -0200707 defined(CONFIG_MX6DL) || defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL)
Fabio Estevamf7b9ac22013-04-10 09:32:57 +0000708#define MXC_SPI_BASE_ADDRESSES \
709 ECSPI1_BASE_ADDR, \
710 ECSPI2_BASE_ADDR, \
711 ECSPI3_BASE_ADDR, \
712 ECSPI4_BASE_ADDR
713#else
Eric Nelson32565c52012-01-31 07:52:04 +0000714#define MXC_SPI_BASE_ADDRESSES \
715 ECSPI1_BASE_ADDR, \
716 ECSPI2_BASE_ADDR, \
717 ECSPI3_BASE_ADDR, \
718 ECSPI4_BASE_ADDR, \
719 ECSPI5_BASE_ADDR
Fabio Estevamf7b9ac22013-04-10 09:32:57 +0000720#endif
Eric Nelson32565c52012-01-31 07:52:04 +0000721
Benoît Thébaudeaufa7e3952013-04-23 10:17:38 +0000722struct ocotp_regs {
Jason Liudec11122011-11-25 00:18:02 +0000723 u32 ctrl;
724 u32 ctrl_set;
725 u32 ctrl_clr;
726 u32 ctrl_tog;
727 u32 timing;
728 u32 rsvd0[3];
729 u32 data;
730 u32 rsvd1[3];
731 u32 read_ctrl;
732 u32 rsvd2[3];
Benoît Thébaudeaufa7e3952013-04-23 10:17:38 +0000733 u32 read_fuse_data;
Jason Liudec11122011-11-25 00:18:02 +0000734 u32 rsvd3[3];
Benoît Thébaudeaufa7e3952013-04-23 10:17:38 +0000735 u32 sw_sticky;
Jason Liudec11122011-11-25 00:18:02 +0000736 u32 rsvd4[3];
737 u32 scs;
738 u32 scs_set;
739 u32 scs_clr;
740 u32 scs_tog;
741 u32 crc_addr;
742 u32 rsvd5[3];
743 u32 crc_value;
744 u32 rsvd6[3];
745 u32 version;
Jason Liubf651aa2011-12-19 02:38:13 +0000746 u32 rsvd7[0xdb];
Jason Liudec11122011-11-25 00:18:02 +0000747
Peng Fan52bae462015-08-26 15:40:47 +0800748 /* fuse banks */
Jason Liudec11122011-11-25 00:18:02 +0000749 struct fuse_bank {
750 u32 fuse_regs[0x20];
Peng Fan52bae462015-08-26 15:40:47 +0800751 } bank[0];
Jason Liudec11122011-11-25 00:18:02 +0000752};
753
Benoît Thébaudeaub29e3962013-04-23 10:17:39 +0000754struct fuse_bank0_regs {
755 u32 lock;
756 u32 rsvd0[3];
757 u32 uid_low;
758 u32 rsvd1[3];
759 u32 uid_high;
Stefano Babic83fd8582013-06-28 00:20:21 +0200760 u32 rsvd2[3];
Peng Fanc3490dbc2015-01-09 16:59:40 +0800761 u32 cfg2;
762 u32 rsvd3[3];
763 u32 cfg3;
764 u32 rsvd4[3];
765 u32 cfg4;
766 u32 rsvd5[3];
Stefano Babic83fd8582013-06-28 00:20:21 +0200767 u32 cfg5;
768 u32 rsvd6[3];
Peng Fanc3490dbc2015-01-09 16:59:40 +0800769 u32 cfg6;
770 u32 rsvd7[3];
Benoît Thébaudeaub29e3962013-04-23 10:17:39 +0000771};
772
Tim Harvey3eece962015-05-18 06:56:44 -0700773struct fuse_bank1_regs {
774 u32 mem0;
775 u32 rsvd0[3];
776 u32 mem1;
777 u32 rsvd1[3];
778 u32 mem2;
779 u32 rsvd2[3];
780 u32 mem3;
781 u32 rsvd3[3];
782 u32 mem4;
783 u32 rsvd4[3];
784 u32 ana0;
785 u32 rsvd5[3];
786 u32 ana1;
787 u32 rsvd6[3];
788 u32 ana2;
789 u32 rsvd7[3];
790};
791
Fabio Estevam712ab882014-06-24 17:40:58 -0300792struct fuse_bank4_regs {
793 u32 sjc_resp_low;
794 u32 rsvd0[3];
795 u32 sjc_resp_high;
796 u32 rsvd1[3];
Ye Lid5d8bf72016-02-01 10:41:31 +0800797 u32 mac_addr0;
Fabio Estevam712ab882014-06-24 17:40:58 -0300798 u32 rsvd2[3];
Ye Lid5d8bf72016-02-01 10:41:31 +0800799 u32 mac_addr1;
Fabio Estevam712ab882014-06-24 17:40:58 -0300800 u32 rsvd3[3];
Ye Lid5d8bf72016-02-01 10:41:31 +0800801 u32 mac_addr2; /*For i.MX6SX and i.MX6UL*/
Fabio Estevam712ab882014-06-24 17:40:58 -0300802 u32 rsvd4[7];
803 u32 gp1;
Peng Fan59e680d2015-07-20 19:28:23 +0800804 u32 rsvd5[3];
805 u32 gp2;
806 u32 rsvd6[3];
Fabio Estevam712ab882014-06-24 17:40:58 -0300807};
Jason Liudec11122011-11-25 00:18:02 +0000808
Jason Liubb25e072012-01-10 00:52:59 +0000809struct aipstz_regs {
810 u32 mprot0;
811 u32 mprot1;
812 u32 rsvd[0xe];
813 u32 opacr0;
814 u32 opacr1;
815 u32 opacr2;
816 u32 opacr3;
817 u32 opacr4;
818};
819
Fabio Estevam46e97332012-03-20 04:21:45 +0000820struct anatop_regs {
821 u32 pll_sys; /* 0x000 */
822 u32 pll_sys_set; /* 0x004 */
823 u32 pll_sys_clr; /* 0x008 */
824 u32 pll_sys_tog; /* 0x00c */
825 u32 usb1_pll_480_ctrl; /* 0x010 */
826 u32 usb1_pll_480_ctrl_set; /* 0x014 */
827 u32 usb1_pll_480_ctrl_clr; /* 0x018 */
828 u32 usb1_pll_480_ctrl_tog; /* 0x01c */
829 u32 usb2_pll_480_ctrl; /* 0x020 */
830 u32 usb2_pll_480_ctrl_set; /* 0x024 */
831 u32 usb2_pll_480_ctrl_clr; /* 0x028 */
832 u32 usb2_pll_480_ctrl_tog; /* 0x02c */
833 u32 pll_528; /* 0x030 */
834 u32 pll_528_set; /* 0x034 */
835 u32 pll_528_clr; /* 0x038 */
836 u32 pll_528_tog; /* 0x03c */
837 u32 pll_528_ss; /* 0x040 */
838 u32 rsvd0[3];
839 u32 pll_528_num; /* 0x050 */
840 u32 rsvd1[3];
841 u32 pll_528_denom; /* 0x060 */
842 u32 rsvd2[3];
843 u32 pll_audio; /* 0x070 */
844 u32 pll_audio_set; /* 0x074 */
845 u32 pll_audio_clr; /* 0x078 */
846 u32 pll_audio_tog; /* 0x07c */
847 u32 pll_audio_num; /* 0x080 */
848 u32 rsvd3[3];
849 u32 pll_audio_denom; /* 0x090 */
850 u32 rsvd4[3];
851 u32 pll_video; /* 0x0a0 */
852 u32 pll_video_set; /* 0x0a4 */
853 u32 pll_video_clr; /* 0x0a8 */
854 u32 pll_video_tog; /* 0x0ac */
855 u32 pll_video_num; /* 0x0b0 */
856 u32 rsvd5[3];
857 u32 pll_video_denom; /* 0x0c0 */
858 u32 rsvd6[3];
859 u32 pll_mlb; /* 0x0d0 */
860 u32 pll_mlb_set; /* 0x0d4 */
861 u32 pll_mlb_clr; /* 0x0d8 */
862 u32 pll_mlb_tog; /* 0x0dc */
863 u32 pll_enet; /* 0x0e0 */
864 u32 pll_enet_set; /* 0x0e4 */
865 u32 pll_enet_clr; /* 0x0e8 */
866 u32 pll_enet_tog; /* 0x0ec */
867 u32 pfd_480; /* 0x0f0 */
868 u32 pfd_480_set; /* 0x0f4 */
869 u32 pfd_480_clr; /* 0x0f8 */
870 u32 pfd_480_tog; /* 0x0fc */
871 u32 pfd_528; /* 0x100 */
872 u32 pfd_528_set; /* 0x104 */
873 u32 pfd_528_clr; /* 0x108 */
874 u32 pfd_528_tog; /* 0x10c */
875 u32 reg_1p1; /* 0x110 */
876 u32 reg_1p1_set; /* 0x114 */
877 u32 reg_1p1_clr; /* 0x118 */
878 u32 reg_1p1_tog; /* 0x11c */
879 u32 reg_3p0; /* 0x120 */
880 u32 reg_3p0_set; /* 0x124 */
881 u32 reg_3p0_clr; /* 0x128 */
882 u32 reg_3p0_tog; /* 0x12c */
883 u32 reg_2p5; /* 0x130 */
884 u32 reg_2p5_set; /* 0x134 */
885 u32 reg_2p5_clr; /* 0x138 */
886 u32 reg_2p5_tog; /* 0x13c */
887 u32 reg_core; /* 0x140 */
888 u32 reg_core_set; /* 0x144 */
889 u32 reg_core_clr; /* 0x148 */
890 u32 reg_core_tog; /* 0x14c */
891 u32 ana_misc0; /* 0x150 */
892 u32 ana_misc0_set; /* 0x154 */
893 u32 ana_misc0_clr; /* 0x158 */
894 u32 ana_misc0_tog; /* 0x15c */
895 u32 ana_misc1; /* 0x160 */
896 u32 ana_misc1_set; /* 0x164 */
897 u32 ana_misc1_clr; /* 0x168 */
898 u32 ana_misc1_tog; /* 0x16c */
899 u32 ana_misc2; /* 0x170 */
900 u32 ana_misc2_set; /* 0x174 */
901 u32 ana_misc2_clr; /* 0x178 */
902 u32 ana_misc2_tog; /* 0x17c */
903 u32 tempsense0; /* 0x180 */
904 u32 tempsense0_set; /* 0x184 */
905 u32 tempsense0_clr; /* 0x188 */
906 u32 tempsense0_tog; /* 0x18c */
907 u32 tempsense1; /* 0x190 */
908 u32 tempsense1_set; /* 0x194 */
909 u32 tempsense1_clr; /* 0x198 */
910 u32 tempsense1_tog; /* 0x19c */
911 u32 usb1_vbus_detect; /* 0x1a0 */
912 u32 usb1_vbus_detect_set; /* 0x1a4 */
913 u32 usb1_vbus_detect_clr; /* 0x1a8 */
914 u32 usb1_vbus_detect_tog; /* 0x1ac */
915 u32 usb1_chrg_detect; /* 0x1b0 */
916 u32 usb1_chrg_detect_set; /* 0x1b4 */
917 u32 usb1_chrg_detect_clr; /* 0x1b8 */
918 u32 usb1_chrg_detect_tog; /* 0x1bc */
919 u32 usb1_vbus_det_stat; /* 0x1c0 */
920 u32 usb1_vbus_det_stat_set; /* 0x1c4 */
921 u32 usb1_vbus_det_stat_clr; /* 0x1c8 */
922 u32 usb1_vbus_det_stat_tog; /* 0x1cc */
923 u32 usb1_chrg_det_stat; /* 0x1d0 */
924 u32 usb1_chrg_det_stat_set; /* 0x1d4 */
925 u32 usb1_chrg_det_stat_clr; /* 0x1d8 */
926 u32 usb1_chrg_det_stat_tog; /* 0x1dc */
927 u32 usb1_loopback; /* 0x1e0 */
928 u32 usb1_loopback_set; /* 0x1e4 */
929 u32 usb1_loopback_clr; /* 0x1e8 */
930 u32 usb1_loopback_tog; /* 0x1ec */
931 u32 usb1_misc; /* 0x1f0 */
932 u32 usb1_misc_set; /* 0x1f4 */
933 u32 usb1_misc_clr; /* 0x1f8 */
934 u32 usb1_misc_tog; /* 0x1fc */
935 u32 usb2_vbus_detect; /* 0x200 */
936 u32 usb2_vbus_detect_set; /* 0x204 */
937 u32 usb2_vbus_detect_clr; /* 0x208 */
938 u32 usb2_vbus_detect_tog; /* 0x20c */
939 u32 usb2_chrg_detect; /* 0x210 */
940 u32 usb2_chrg_detect_set; /* 0x214 */
941 u32 usb2_chrg_detect_clr; /* 0x218 */
942 u32 usb2_chrg_detect_tog; /* 0x21c */
943 u32 usb2_vbus_det_stat; /* 0x220 */
944 u32 usb2_vbus_det_stat_set; /* 0x224 */
945 u32 usb2_vbus_det_stat_clr; /* 0x228 */
946 u32 usb2_vbus_det_stat_tog; /* 0x22c */
947 u32 usb2_chrg_det_stat; /* 0x230 */
948 u32 usb2_chrg_det_stat_set; /* 0x234 */
949 u32 usb2_chrg_det_stat_clr; /* 0x238 */
950 u32 usb2_chrg_det_stat_tog; /* 0x23c */
951 u32 usb2_loopback; /* 0x240 */
952 u32 usb2_loopback_set; /* 0x244 */
953 u32 usb2_loopback_clr; /* 0x248 */
954 u32 usb2_loopback_tog; /* 0x24c */
955 u32 usb2_misc; /* 0x250 */
956 u32 usb2_misc_set; /* 0x254 */
957 u32 usb2_misc_clr; /* 0x258 */
958 u32 usb2_misc_tog; /* 0x25c */
959 u32 digprog; /* 0x260 */
Troy Kisky58394932012-10-23 10:57:46 +0000960 u32 reserved1[7];
961 u32 digprog_sololite; /* 0x280 */
Fabio Estevam46e97332012-03-20 04:21:45 +0000962};
963
Eric Nelson939dd082013-08-29 12:37:35 -0700964#define ANATOP_PFD_FRAC_SHIFT(n) ((n)*8)
965#define ANATOP_PFD_FRAC_MASK(n) (0x3f<<ANATOP_PFD_FRAC_SHIFT(n))
966#define ANATOP_PFD_STABLE_SHIFT(n) (6+((n)*8))
967#define ANATOP_PFD_STABLE_MASK(n) (1<<ANATOP_PFD_STABLE_SHIFT(n))
968#define ANATOP_PFD_CLKGATE_SHIFT(n) (7+((n)*8))
969#define ANATOP_PFD_CLKGATE_MASK(n) (1<<ANATOP_PFD_CLKGATE_SHIFT(n))
Eric Nelson8098ec12012-09-19 08:29:46 +0000970
Fabio Estevam48e65b02013-02-07 06:45:23 +0000971struct wdog_regs {
972 u16 wcr; /* Control */
973 u16 wsr; /* Service */
974 u16 wrsr; /* Reset Status */
975 u16 wicr; /* Interrupt Control */
976 u16 wmcr; /* Miscellaneous Control */
977};
978
Heiko Schocher72b20902014-07-18 06:07:18 +0200979#define PWMCR_PRESCALER(x) (((x - 1) & 0xFFF) << 4)
980#define PWMCR_DOZEEN (1 << 24)
981#define PWMCR_WAITEN (1 << 23)
982#define PWMCR_DBGEN (1 << 22)
983#define PWMCR_CLKSRC_IPG_HIGH (2 << 16)
984#define PWMCR_CLKSRC_IPG (1 << 16)
985#define PWMCR_EN (1 << 0)
986
987struct pwm_regs {
988 u32 cr;
989 u32 sr;
990 u32 ir;
991 u32 sar;
992 u32 pr;
993 u32 cnr;
994};
Jason Liudec11122011-11-25 00:18:02 +0000995#endif /* __ASSEMBLER__*/
996#endif /* __ASM_ARCH_MX6_IMX_REGS_H__ */