blob: 77a80435a2a27811ab64cd05ba093273b2b9b612 [file] [log] [blame]
Poonam Aggrwala2ec1352011-02-09 19:17:53 +00001/*
2 * Copyright 2010-2011 Freescale Semiconductor, Inc.
3 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Poonam Aggrwala2ec1352011-02-09 19:17:53 +00005 */
6
7#include <common.h>
8#include <asm/mmu.h>
9
10struct fsl_e_tlb_entry tlb_table[] = {
11 /* TLB 0 - for temp stack in cache */
12 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
13 MAS3_SX|MAS3_SW|MAS3_SR, 0,
14 0, 0, BOOKE_PAGESZ_4K, 0),
15 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024 ,
16 CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
17 MAS3_SX|MAS3_SW|MAS3_SR, 0,
18 0, 0, BOOKE_PAGESZ_4K, 0),
19 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024 ,
20 CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
21 MAS3_SX|MAS3_SW|MAS3_SR, 0,
22 0, 0, BOOKE_PAGESZ_4K, 0),
23 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024 ,
24 CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
25 MAS3_SX|MAS3_SW|MAS3_SR, 0,
26 0, 0, BOOKE_PAGESZ_4K, 0),
27
28 /* TLB 1 */
29 /* *I*** - Covers boot page */
Prabhakar Kushwahad6a7aba2013-05-07 11:19:55 +053030 SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
31 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
32 0, 0, BOOKE_PAGESZ_4K, 1),
33#ifdef CONFIG_SPL_NAND_MINIMAL
Prabhakar Kushwaha66d6aa82013-04-16 13:28:12 +053034 SET_TLB_ENTRY(1, 0xffffe000, 0xffffe000,
35 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
Prabhakar Kushwahad6a7aba2013-05-07 11:19:55 +053036 0, 10, BOOKE_PAGESZ_4K, 1),
37#endif
Poonam Aggrwala2ec1352011-02-09 19:17:53 +000038
39 /* *I*G* - CCSRBAR */
40 SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
41 MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
42 0, 1, BOOKE_PAGESZ_1M, 1),
43
Prabhakar Kushwaha66d6aa82013-04-16 13:28:12 +053044#ifndef CONFIG_SPL_BUILD
Poonam Aggrwala2ec1352011-02-09 19:17:53 +000045#ifndef CONFIG_SDCARD
46 SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
47 MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
48 0, 2, BOOKE_PAGESZ_16M, 1),
49
50 SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE + 0x1000000,
51 CONFIG_SYS_FLASH_BASE_PHYS + 0x1000000,
52 MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
53 0, 3, BOOKE_PAGESZ_16M, 1),
54#endif
55
Prabhakar Kushwaha5b029e92013-05-17 14:22:34 +053056#ifdef CONFIG_PCI
Poonam Aggrwala2ec1352011-02-09 19:17:53 +000057 /* *I*G* - PCI */
58 SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT, CONFIG_SYS_PCIE1_MEM_PHYS,
59 MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
60 0, 4, BOOKE_PAGESZ_1G, 1),
61
62 /* *I*G* - PCI I/O */
63 SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_VIRT, CONFIG_SYS_PCIE1_IO_PHYS,
64 MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
65 0, 5, BOOKE_PAGESZ_256K, 1),
66#endif
67#endif
68
69#ifndef CONFIG_SDCARD
70 /* *I*G - Board CPLD */
71 SET_TLB_ENTRY(1, CONFIG_SYS_CPLD_BASE, CONFIG_SYS_CPLD_BASE_PHYS,
72 MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
73 0, 6, BOOKE_PAGESZ_256K, 1),
74
75 SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS,
76 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
77 0, 7, BOOKE_PAGESZ_1M, 1),
78#endif
79
Prabhakar Kushwaha66d6aa82013-04-16 13:28:12 +053080#if defined(CONFIG_SYS_RAMBOOT) || defined(CONFIG_SPL)
Poonam Aggrwala2ec1352011-02-09 19:17:53 +000081 SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE,
82 MAS3_SX|MAS3_SW|MAS3_SR, 0,
83 0, 8, BOOKE_PAGESZ_1G, 1)
84#endif
85};
86
87int num_tlb_entries = ARRAY_SIZE(tlb_table);