blob: 078717a5b9875a1ab0ff6bfe2ac33c208455839c [file] [log] [blame]
Poonam Aggrwala2ec1352011-02-09 19:17:53 +00001/*
2 * Copyright 2010-2011 Freescale Semiconductor, Inc.
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#include <common.h>
24#include <asm/mmu.h>
25
26struct fsl_e_tlb_entry tlb_table[] = {
27 /* TLB 0 - for temp stack in cache */
28 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
29 MAS3_SX|MAS3_SW|MAS3_SR, 0,
30 0, 0, BOOKE_PAGESZ_4K, 0),
31 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024 ,
32 CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
33 MAS3_SX|MAS3_SW|MAS3_SR, 0,
34 0, 0, BOOKE_PAGESZ_4K, 0),
35 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024 ,
36 CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
37 MAS3_SX|MAS3_SW|MAS3_SR, 0,
38 0, 0, BOOKE_PAGESZ_4K, 0),
39 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024 ,
40 CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
41 MAS3_SX|MAS3_SW|MAS3_SR, 0,
42 0, 0, BOOKE_PAGESZ_4K, 0),
43
44 /* TLB 1 */
45 /* *I*** - Covers boot page */
Prabhakar Kushwahad6a7aba2013-05-07 11:19:55 +053046 SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
47 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
48 0, 0, BOOKE_PAGESZ_4K, 1),
49#ifdef CONFIG_SPL_NAND_MINIMAL
Prabhakar Kushwaha66d6aa82013-04-16 13:28:12 +053050 SET_TLB_ENTRY(1, 0xffffe000, 0xffffe000,
51 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
Prabhakar Kushwahad6a7aba2013-05-07 11:19:55 +053052 0, 10, BOOKE_PAGESZ_4K, 1),
53#endif
Poonam Aggrwala2ec1352011-02-09 19:17:53 +000054
55 /* *I*G* - CCSRBAR */
56 SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
57 MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
58 0, 1, BOOKE_PAGESZ_1M, 1),
59
Prabhakar Kushwaha66d6aa82013-04-16 13:28:12 +053060#ifndef CONFIG_SPL_BUILD
Poonam Aggrwala2ec1352011-02-09 19:17:53 +000061#ifndef CONFIG_SDCARD
62 SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
63 MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
64 0, 2, BOOKE_PAGESZ_16M, 1),
65
66 SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE + 0x1000000,
67 CONFIG_SYS_FLASH_BASE_PHYS + 0x1000000,
68 MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
69 0, 3, BOOKE_PAGESZ_16M, 1),
70#endif
71
Prabhakar Kushwaha5b029e92013-05-17 14:22:34 +053072#ifdef CONFIG_PCI
Poonam Aggrwala2ec1352011-02-09 19:17:53 +000073 /* *I*G* - PCI */
74 SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT, CONFIG_SYS_PCIE1_MEM_PHYS,
75 MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
76 0, 4, BOOKE_PAGESZ_1G, 1),
77
78 /* *I*G* - PCI I/O */
79 SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_VIRT, CONFIG_SYS_PCIE1_IO_PHYS,
80 MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
81 0, 5, BOOKE_PAGESZ_256K, 1),
82#endif
83#endif
84
85#ifndef CONFIG_SDCARD
86 /* *I*G - Board CPLD */
87 SET_TLB_ENTRY(1, CONFIG_SYS_CPLD_BASE, CONFIG_SYS_CPLD_BASE_PHYS,
88 MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
89 0, 6, BOOKE_PAGESZ_256K, 1),
90
91 SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS,
92 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
93 0, 7, BOOKE_PAGESZ_1M, 1),
94#endif
95
Prabhakar Kushwaha66d6aa82013-04-16 13:28:12 +053096#if defined(CONFIG_SYS_RAMBOOT) || defined(CONFIG_SPL)
Poonam Aggrwala2ec1352011-02-09 19:17:53 +000097 SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE,
98 MAS3_SX|MAS3_SW|MAS3_SR, 0,
99 0, 8, BOOKE_PAGESZ_1G, 1)
100#endif
101};
102
103int num_tlb_entries = ARRAY_SIZE(tlb_table);