blob: a160564439270821f96561ec988d76b8d33d63f7 [file] [log] [blame]
Michal Simek19dfc472012-09-13 20:23:34 +00001/*
2 * (C) Copyright 2011 Michal Simek
3 *
4 * Michal SIMEK <monstr@monstr.eu>
5 *
6 * Based on Xilinx gmac driver:
7 * (C) Copyright 2011 Xilinx
8 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02009 * SPDX-License-Identifier: GPL-2.0+
Michal Simek19dfc472012-09-13 20:23:34 +000010 */
11
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +053012#include <clk.h>
Michal Simek19dfc472012-09-13 20:23:34 +000013#include <common.h>
Michal Simek250e05e2015-11-30 14:14:56 +010014#include <dm.h>
Michal Simek19dfc472012-09-13 20:23:34 +000015#include <net.h>
Michal Simekb055f672014-04-25 14:17:38 +020016#include <netdev.h>
Michal Simek19dfc472012-09-13 20:23:34 +000017#include <config.h>
Michal Simekd9cfa972015-09-24 20:13:45 +020018#include <console.h>
Michal Simek19dfc472012-09-13 20:23:34 +000019#include <malloc.h>
20#include <asm/io.h>
21#include <phy.h>
22#include <miiphy.h>
Mateusz Kulikowski93597d72016-01-23 11:54:33 +010023#include <wait_bit.h>
Michal Simek19dfc472012-09-13 20:23:34 +000024#include <watchdog.h>
Siva Durga Prasad Paladugu2b0690e2014-12-06 12:57:53 +053025#include <asm/system.h>
David Andrey73875dc2013-04-05 17:24:24 +020026#include <asm/arch/hardware.h>
Michal Simekd9f2c112012-10-15 14:01:23 +020027#include <asm/arch/sys_proto.h>
Masahiro Yamada64e4f7f2016-09-21 11:28:57 +090028#include <linux/errno.h>
Michal Simek19dfc472012-09-13 20:23:34 +000029
Michal Simek250e05e2015-11-30 14:14:56 +010030DECLARE_GLOBAL_DATA_PTR;
31
Michal Simek19dfc472012-09-13 20:23:34 +000032/* Bit/mask specification */
33#define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
34#define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
35#define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
36#define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
37#define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
38
39#define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
40#define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
41#define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
42
43#define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
44#define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
45#define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
46
47/* Wrap bit, last descriptor */
48#define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
49#define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
Michal Simek1dc446e2015-08-17 09:58:54 +020050#define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
Michal Simek19dfc472012-09-13 20:23:34 +000051
Michal Simek19dfc472012-09-13 20:23:34 +000052#define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
53#define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
54#define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
55#define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
56
Siva Durga Prasad Paladugu7e7fcc32016-05-16 15:31:37 +053057#define ZYNQ_GEM_NWCFG_SPEED100 0x00000001 /* 100 Mbps operation */
58#define ZYNQ_GEM_NWCFG_SPEED1000 0x00000400 /* 1Gbps operation */
59#define ZYNQ_GEM_NWCFG_FDEN 0x00000002 /* Full Duplex mode */
60#define ZYNQ_GEM_NWCFG_FSREM 0x00020000 /* FCS removal */
Siva Durga Prasad Paladuguf6c2d202016-05-16 15:31:38 +053061#define ZYNQ_GEM_NWCFG_SGMII_ENBL 0x08000000 /* SGMII Enable */
Siva Durga Prasad Paladugu7e7fcc32016-05-16 15:31:37 +053062#define ZYNQ_GEM_NWCFG_PCS_SEL 0x00000800 /* PCS select */
Michal Simek780c5352015-09-08 17:20:01 +020063#ifdef CONFIG_ARM64
Siva Durga Prasad Paladugu7e7fcc32016-05-16 15:31:37 +053064#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x00100000 /* Div pclk by 64, max 160MHz */
Michal Simek780c5352015-09-08 17:20:01 +020065#else
Siva Durga Prasad Paladugu7e7fcc32016-05-16 15:31:37 +053066#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000c0000 /* Div pclk by 48, max 120MHz */
Michal Simek780c5352015-09-08 17:20:01 +020067#endif
Michal Simek19dfc472012-09-13 20:23:34 +000068
Siva Durga Prasad Paladugu71245a42014-07-08 15:31:03 +053069#ifdef CONFIG_ARM64
70# define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
71#else
72# define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
73#endif
74
75#define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
76 ZYNQ_GEM_NWCFG_FDEN | \
Michal Simek19dfc472012-09-13 20:23:34 +000077 ZYNQ_GEM_NWCFG_FSREM | \
78 ZYNQ_GEM_NWCFG_MDCCLKDIV)
79
80#define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
81
82#define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
83/* Use full configured addressable space (8 Kb) */
84#define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
85/* Use full configured addressable space (4 Kb) */
86#define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
87/* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
88#define ZYNQ_GEM_DMACR_RXBUF 0x00180000
89
90#define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
91 ZYNQ_GEM_DMACR_RXSIZE | \
92 ZYNQ_GEM_DMACR_TXSIZE | \
93 ZYNQ_GEM_DMACR_RXBUF)
94
Michal Simek975ae352015-08-17 09:57:46 +020095#define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */
96
Siva Durga Prasad Paladugu45467002016-03-25 12:53:44 +053097#define ZYNQ_GEM_PCS_CTL_ANEG_ENBL 0x1000
98
Michal Simekab72cb42013-04-22 14:41:09 +020099/* Use MII register 1 (MII status register) to detect PHY */
100#define PHY_DETECT_REG 1
101
102/* Mask used to verify certain PHY features (or register contents)
103 * in the register above:
104 * 0x1000: 10Mbps full duplex support
105 * 0x0800: 10Mbps half duplex support
106 * 0x0008: Auto-negotiation support
107 */
108#define PHY_DETECT_MASK 0x1808
109
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530110/* TX BD status masks */
111#define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
112#define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
113#define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
114
Soren Brinkmann4dded982013-11-21 13:39:01 -0800115/* Clock frequencies for different speeds */
116#define ZYNQ_GEM_FREQUENCY_10 2500000UL
117#define ZYNQ_GEM_FREQUENCY_100 25000000UL
118#define ZYNQ_GEM_FREQUENCY_1000 125000000UL
119
Michal Simek19dfc472012-09-13 20:23:34 +0000120/* Device registers */
121struct zynq_gem_regs {
Michal Simek74a86e82015-10-05 11:49:43 +0200122 u32 nwctrl; /* 0x0 - Network Control reg */
123 u32 nwcfg; /* 0x4 - Network Config reg */
124 u32 nwsr; /* 0x8 - Network Status reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000125 u32 reserved1;
Michal Simek74a86e82015-10-05 11:49:43 +0200126 u32 dmacr; /* 0x10 - DMA Control reg */
127 u32 txsr; /* 0x14 - TX Status reg */
128 u32 rxqbase; /* 0x18 - RX Q Base address reg */
129 u32 txqbase; /* 0x1c - TX Q Base address reg */
130 u32 rxsr; /* 0x20 - RX Status reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000131 u32 reserved2[2];
Michal Simek74a86e82015-10-05 11:49:43 +0200132 u32 idr; /* 0x2c - Interrupt Disable reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000133 u32 reserved3;
Michal Simek74a86e82015-10-05 11:49:43 +0200134 u32 phymntnc; /* 0x34 - Phy Maintaince reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000135 u32 reserved4[18];
Michal Simek74a86e82015-10-05 11:49:43 +0200136 u32 hashl; /* 0x80 - Hash Low address reg */
137 u32 hashh; /* 0x84 - Hash High address reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000138#define LADDR_LOW 0
139#define LADDR_HIGH 1
Michal Simek74a86e82015-10-05 11:49:43 +0200140 u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
141 u32 match[4]; /* 0xa8 - Type ID1 Match reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000142 u32 reserved6[18];
Michal Simekff5dbef2015-10-05 12:49:48 +0200143#define STAT_SIZE 44
144 u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
Siva Durga Prasad Paladugu45467002016-03-25 12:53:44 +0530145 u32 reserved9[20];
146 u32 pcscntrl;
147 u32 reserved7[143];
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700148 u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
149 u32 reserved8[15];
150 u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
Michal Simek19dfc472012-09-13 20:23:34 +0000151};
152
153/* BD descriptors */
154struct emac_bd {
155 u32 addr; /* Next descriptor pointer */
156 u32 status;
157};
158
Siva Durga Prasad Paladugu55931cf2015-04-15 12:15:01 +0530159#define RX_BUF 32
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530160/* Page table entries are set to 1MB, or multiples of 1MB
161 * (not < 1MB). driver uses less bd's so use 1MB bdspace.
162 */
163#define BD_SPACE 0x100000
164/* BD separation space */
Michal Simekc6eb0bc2015-08-17 09:45:53 +0200165#define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
Michal Simek19dfc472012-09-13 20:23:34 +0000166
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700167/* Setup the first free TX descriptor */
168#define TX_FREE_DESC 2
169
Michal Simek19dfc472012-09-13 20:23:34 +0000170/* Initialized, rxbd_current, rx_first_buf must be 0 after init */
171struct zynq_gem_priv {
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530172 struct emac_bd *tx_bd;
173 struct emac_bd *rx_bd;
174 char *rxbuffers;
Michal Simek19dfc472012-09-13 20:23:34 +0000175 u32 rxbd_current;
176 u32 rx_first_buf;
177 int phyaddr;
David Andrey73875dc2013-04-05 17:24:24 +0200178 u32 emio;
Michal Simeka94f84d2013-01-24 13:04:12 +0100179 int init;
Michal Simek1a63ee22015-11-30 10:24:15 +0100180 struct zynq_gem_regs *iobase;
Michal Simek492de0f2015-10-07 16:42:56 +0200181 phy_interface_t interface;
Michal Simek19dfc472012-09-13 20:23:34 +0000182 struct phy_device *phydev;
Dan Murphya5828712016-05-02 15:45:57 -0500183 int phy_of_handle;
Michal Simek19dfc472012-09-13 20:23:34 +0000184 struct mii_dev *bus;
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +0530185#ifdef CONFIG_CLK_ZYNQMP
186 struct clk clk;
187#endif
Michal Simek19dfc472012-09-13 20:23:34 +0000188};
189
Michal Simek1a63ee22015-11-30 10:24:15 +0100190static u32 phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
191 u32 op, u16 *data)
Michal Simek19dfc472012-09-13 20:23:34 +0000192{
193 u32 mgtcr;
Michal Simek1a63ee22015-11-30 10:24:15 +0100194 struct zynq_gem_regs *regs = priv->iobase;
Michal Simeke6709652016-12-12 09:47:26 +0100195 int err;
Michal Simek19dfc472012-09-13 20:23:34 +0000196
Michal Simeke6709652016-12-12 09:47:26 +0100197 err = wait_for_bit(__func__, &regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
198 true, 20000, true);
199 if (err)
200 return err;
Michal Simek19dfc472012-09-13 20:23:34 +0000201
202 /* Construct mgtcr mask for the operation */
203 mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
204 (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
205 (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
206
207 /* Write mgtcr and wait for completion */
208 writel(mgtcr, &regs->phymntnc);
209
Michal Simeke6709652016-12-12 09:47:26 +0100210 err = wait_for_bit(__func__, &regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
211 true, 20000, true);
212 if (err)
213 return err;
Michal Simek19dfc472012-09-13 20:23:34 +0000214
215 if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
216 *data = readl(&regs->phymntnc);
217
218 return 0;
219}
220
Michal Simek1a63ee22015-11-30 10:24:15 +0100221static u32 phyread(struct zynq_gem_priv *priv, u32 phy_addr,
222 u32 regnum, u16 *val)
Michal Simek19dfc472012-09-13 20:23:34 +0000223{
Michal Simekc919c2c2015-10-07 16:34:51 +0200224 u32 ret;
225
Michal Simek1a63ee22015-11-30 10:24:15 +0100226 ret = phy_setup_op(priv, phy_addr, regnum,
227 ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
Michal Simekc919c2c2015-10-07 16:34:51 +0200228
229 if (!ret)
230 debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
231 phy_addr, regnum, *val);
232
233 return ret;
Michal Simek19dfc472012-09-13 20:23:34 +0000234}
235
Michal Simek1a63ee22015-11-30 10:24:15 +0100236static u32 phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
237 u32 regnum, u16 data)
Michal Simek19dfc472012-09-13 20:23:34 +0000238{
Michal Simekc919c2c2015-10-07 16:34:51 +0200239 debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
240 regnum, data);
241
Michal Simek1a63ee22015-11-30 10:24:15 +0100242 return phy_setup_op(priv, phy_addr, regnum,
243 ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
Michal Simek19dfc472012-09-13 20:23:34 +0000244}
245
Michal Simek250e05e2015-11-30 14:14:56 +0100246static int phy_detection(struct udevice *dev)
Michal Simekab72cb42013-04-22 14:41:09 +0200247{
248 int i;
249 u16 phyreg;
250 struct zynq_gem_priv *priv = dev->priv;
251
252 if (priv->phyaddr != -1) {
Michal Simek1a63ee22015-11-30 10:24:15 +0100253 phyread(priv, priv->phyaddr, PHY_DETECT_REG, &phyreg);
Michal Simekab72cb42013-04-22 14:41:09 +0200254 if ((phyreg != 0xFFFF) &&
255 ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
256 /* Found a valid PHY address */
257 debug("Default phy address %d is valid\n",
258 priv->phyaddr);
Michal Simek75fbb692015-11-30 13:38:32 +0100259 return 0;
Michal Simekab72cb42013-04-22 14:41:09 +0200260 } else {
261 debug("PHY address is not setup correctly %d\n",
262 priv->phyaddr);
263 priv->phyaddr = -1;
264 }
265 }
266
267 debug("detecting phy address\n");
268 if (priv->phyaddr == -1) {
269 /* detect the PHY address */
270 for (i = 31; i >= 0; i--) {
Michal Simek1a63ee22015-11-30 10:24:15 +0100271 phyread(priv, i, PHY_DETECT_REG, &phyreg);
Michal Simekab72cb42013-04-22 14:41:09 +0200272 if ((phyreg != 0xFFFF) &&
273 ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
274 /* Found a valid PHY address */
275 priv->phyaddr = i;
276 debug("Found valid phy address, %d\n", i);
Michal Simek75fbb692015-11-30 13:38:32 +0100277 return 0;
Michal Simekab72cb42013-04-22 14:41:09 +0200278 }
279 }
280 }
281 printf("PHY is not detected\n");
Michal Simek75fbb692015-11-30 13:38:32 +0100282 return -1;
Michal Simekab72cb42013-04-22 14:41:09 +0200283}
284
Michal Simek250e05e2015-11-30 14:14:56 +0100285static int zynq_gem_setup_mac(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000286{
287 u32 i, macaddrlow, macaddrhigh;
Michal Simek250e05e2015-11-30 14:14:56 +0100288 struct eth_pdata *pdata = dev_get_platdata(dev);
289 struct zynq_gem_priv *priv = dev_get_priv(dev);
290 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek19dfc472012-09-13 20:23:34 +0000291
292 /* Set the MAC bits [31:0] in BOT */
Michal Simek250e05e2015-11-30 14:14:56 +0100293 macaddrlow = pdata->enetaddr[0];
294 macaddrlow |= pdata->enetaddr[1] << 8;
295 macaddrlow |= pdata->enetaddr[2] << 16;
296 macaddrlow |= pdata->enetaddr[3] << 24;
Michal Simek19dfc472012-09-13 20:23:34 +0000297
298 /* Set MAC bits [47:32] in TOP */
Michal Simek250e05e2015-11-30 14:14:56 +0100299 macaddrhigh = pdata->enetaddr[4];
300 macaddrhigh |= pdata->enetaddr[5] << 8;
Michal Simek19dfc472012-09-13 20:23:34 +0000301
302 for (i = 0; i < 4; i++) {
303 writel(0, &regs->laddr[i][LADDR_LOW]);
304 writel(0, &regs->laddr[i][LADDR_HIGH]);
305 /* Do not use MATCHx register */
306 writel(0, &regs->match[i]);
307 }
308
309 writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
310 writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
311
312 return 0;
313}
314
Michal Simek250e05e2015-11-30 14:14:56 +0100315static int zynq_phy_init(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000316{
Michal Simek75fbb692015-11-30 13:38:32 +0100317 int ret;
Michal Simek250e05e2015-11-30 14:14:56 +0100318 struct zynq_gem_priv *priv = dev_get_priv(dev);
319 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek19dfc472012-09-13 20:23:34 +0000320 const u32 supported = SUPPORTED_10baseT_Half |
321 SUPPORTED_10baseT_Full |
322 SUPPORTED_100baseT_Half |
323 SUPPORTED_100baseT_Full |
324 SUPPORTED_1000baseT_Half |
325 SUPPORTED_1000baseT_Full;
326
Michal Simeke9ecc1c2015-11-30 13:58:36 +0100327 /* Enable only MDIO bus */
328 writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, &regs->nwctrl);
329
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530330 if (priv->interface != PHY_INTERFACE_MODE_SGMII) {
331 ret = phy_detection(dev);
332 if (ret) {
333 printf("GEM PHY init failed\n");
334 return ret;
335 }
Michal Simek7cd7ea62015-11-30 13:54:43 +0100336 }
337
338 priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
339 priv->interface);
Michal Simek2c68e082015-11-30 14:03:37 +0100340 if (!priv->phydev)
341 return -ENODEV;
Michal Simek7cd7ea62015-11-30 13:54:43 +0100342
Nathan Rossif429f562017-03-06 00:36:23 +1000343 priv->phydev->supported &= supported | ADVERTISED_Pause |
Michal Simek7cd7ea62015-11-30 13:54:43 +0100344 ADVERTISED_Asym_Pause;
345 priv->phydev->advertising = priv->phydev->supported;
Michal Simek7cd7ea62015-11-30 13:54:43 +0100346
Dan Murphya5828712016-05-02 15:45:57 -0500347 if (priv->phy_of_handle > 0)
Simon Glassdd79d6e2017-01-17 16:52:55 -0700348 dev_set_of_offset(priv->phydev->dev, priv->phy_of_handle);
Dan Murphya5828712016-05-02 15:45:57 -0500349
Michal Simek24ce2322016-05-18 14:37:23 +0200350 return phy_config(priv->phydev);
Michal Simek7cd7ea62015-11-30 13:54:43 +0100351}
352
Michal Simek250e05e2015-11-30 14:14:56 +0100353static int zynq_gem_init(struct udevice *dev)
Michal Simek7cd7ea62015-11-30 13:54:43 +0100354{
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530355 u32 i, nwconfig;
Michal Simekdbc0cfc2016-05-18 12:37:22 +0200356 int ret;
Michal Simek7cd7ea62015-11-30 13:54:43 +0100357 unsigned long clk_rate = 0;
Michal Simek250e05e2015-11-30 14:14:56 +0100358 struct zynq_gem_priv *priv = dev_get_priv(dev);
359 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek7cd7ea62015-11-30 13:54:43 +0100360 struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
361 struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
362
Michal Simeka94f84d2013-01-24 13:04:12 +0100363 if (!priv->init) {
364 /* Disable all interrupts */
365 writel(0xFFFFFFFF, &regs->idr);
Michal Simek19dfc472012-09-13 20:23:34 +0000366
Michal Simeka94f84d2013-01-24 13:04:12 +0100367 /* Disable the receiver & transmitter */
368 writel(0, &regs->nwctrl);
369 writel(0, &regs->txsr);
370 writel(0, &regs->rxsr);
371 writel(0, &regs->phymntnc);
Michal Simek19dfc472012-09-13 20:23:34 +0000372
Michal Simeka94f84d2013-01-24 13:04:12 +0100373 /* Clear the Hash registers for the mac address
374 * pointed by AddressPtr
375 */
376 writel(0x0, &regs->hashl);
377 /* Write bits [63:32] in TOP */
378 writel(0x0, &regs->hashh);
Michal Simek19dfc472012-09-13 20:23:34 +0000379
Michal Simeka94f84d2013-01-24 13:04:12 +0100380 /* Clear all counters */
Michal Simekff5dbef2015-10-05 12:49:48 +0200381 for (i = 0; i < STAT_SIZE; i++)
Michal Simeka94f84d2013-01-24 13:04:12 +0100382 readl(&regs->stat[i]);
Michal Simek19dfc472012-09-13 20:23:34 +0000383
Michal Simeka94f84d2013-01-24 13:04:12 +0100384 /* Setup RxBD space */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530385 memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
Michal Simek19dfc472012-09-13 20:23:34 +0000386
Michal Simeka94f84d2013-01-24 13:04:12 +0100387 for (i = 0; i < RX_BUF; i++) {
388 priv->rx_bd[i].status = 0xF0000000;
389 priv->rx_bd[i].addr =
Prabhakar Kushwaha1e9e6192015-10-25 13:18:54 +0530390 ((ulong)(priv->rxbuffers) +
Michal Simek19dfc472012-09-13 20:23:34 +0000391 (i * PKTSIZE_ALIGN));
Michal Simeka94f84d2013-01-24 13:04:12 +0100392 }
393 /* WRAP bit to last BD */
394 priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
395 /* Write RxBDs to IP */
Prabhakar Kushwaha1e9e6192015-10-25 13:18:54 +0530396 writel((ulong)priv->rx_bd, &regs->rxqbase);
Michal Simek19dfc472012-09-13 20:23:34 +0000397
Michal Simeka94f84d2013-01-24 13:04:12 +0100398 /* Setup for DMA Configuration register */
399 writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
Michal Simek19dfc472012-09-13 20:23:34 +0000400
Michal Simeka94f84d2013-01-24 13:04:12 +0100401 /* Setup for Network Control register, MDIO, Rx and Tx enable */
Michal Simekd9f2c112012-10-15 14:01:23 +0200402 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
Michal Simek19dfc472012-09-13 20:23:34 +0000403
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700404 /* Disable the second priority queue */
405 dummy_tx_bd->addr = 0;
406 dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
407 ZYNQ_GEM_TXBUF_LAST_MASK|
408 ZYNQ_GEM_TXBUF_USED_MASK;
409
410 dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
411 ZYNQ_GEM_RXBUF_NEW_MASK;
412 dummy_rx_bd->status = 0;
413 flush_dcache_range((ulong)&dummy_tx_bd, (ulong)&dummy_tx_bd +
414 sizeof(dummy_tx_bd));
415 flush_dcache_range((ulong)&dummy_rx_bd, (ulong)&dummy_rx_bd +
416 sizeof(dummy_rx_bd));
417
418 writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
419 writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
420
Michal Simeka94f84d2013-01-24 13:04:12 +0100421 priv->init++;
422 }
423
Michal Simekdbc0cfc2016-05-18 12:37:22 +0200424 ret = phy_startup(priv->phydev);
425 if (ret)
426 return ret;
Michal Simek19dfc472012-09-13 20:23:34 +0000427
Michal Simek43b38322015-11-30 13:44:49 +0100428 if (!priv->phydev->link) {
429 printf("%s: No link.\n", priv->phydev->dev->name);
Michal Simek216b96d2013-11-12 14:25:29 +0100430 return -1;
431 }
432
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530433 nwconfig = ZYNQ_GEM_NWCFG_INIT;
434
Siva Durga Prasad Paladugu45467002016-03-25 12:53:44 +0530435 if (priv->interface == PHY_INTERFACE_MODE_SGMII) {
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530436 nwconfig |= ZYNQ_GEM_NWCFG_SGMII_ENBL |
437 ZYNQ_GEM_NWCFG_PCS_SEL;
Siva Durga Prasad Paladugu45467002016-03-25 12:53:44 +0530438#ifdef CONFIG_ARM64
439 writel(readl(&regs->pcscntrl) | ZYNQ_GEM_PCS_CTL_ANEG_ENBL,
440 &regs->pcscntrl);
441#endif
442 }
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530443
Michal Simek43b38322015-11-30 13:44:49 +0100444 switch (priv->phydev->speed) {
Michal Simekd9f2c112012-10-15 14:01:23 +0200445 case SPEED_1000:
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530446 writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED1000,
Michal Simekd9f2c112012-10-15 14:01:23 +0200447 &regs->nwcfg);
Soren Brinkmann4dded982013-11-21 13:39:01 -0800448 clk_rate = ZYNQ_GEM_FREQUENCY_1000;
Michal Simekd9f2c112012-10-15 14:01:23 +0200449 break;
450 case SPEED_100:
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530451 writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED100,
Michal Simek64295952015-09-08 16:55:42 +0200452 &regs->nwcfg);
Soren Brinkmann4dded982013-11-21 13:39:01 -0800453 clk_rate = ZYNQ_GEM_FREQUENCY_100;
Michal Simekd9f2c112012-10-15 14:01:23 +0200454 break;
455 case SPEED_10:
Soren Brinkmann4dded982013-11-21 13:39:01 -0800456 clk_rate = ZYNQ_GEM_FREQUENCY_10;
Michal Simekd9f2c112012-10-15 14:01:23 +0200457 break;
458 }
David Andrey73875dc2013-04-05 17:24:24 +0200459
460 /* Change the rclk and clk only not using EMIO interface */
461 if (!priv->emio)
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +0530462#ifndef CONFIG_CLK_ZYNQMP
Michal Simek250e05e2015-11-30 14:14:56 +0100463 zynq_slcr_gem_clk_setup((ulong)priv->iobase !=
Soren Brinkmann4dded982013-11-21 13:39:01 -0800464 ZYNQ_GEM_BASEADDR0, clk_rate);
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +0530465#else
466 ret = clk_set_rate(&priv->clk, clk_rate);
467 if (IS_ERR_VALUE(ret))
468 return -1;
469#endif
Michal Simekd9f2c112012-10-15 14:01:23 +0200470
471 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
472 ZYNQ_GEM_NWCTRL_TXEN_MASK);
473
Michal Simek19dfc472012-09-13 20:23:34 +0000474 return 0;
475}
476
Michal Simek250e05e2015-11-30 14:14:56 +0100477static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
Michal Simek19dfc472012-09-13 20:23:34 +0000478{
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530479 u32 addr, size;
Michal Simek250e05e2015-11-30 14:14:56 +0100480 struct zynq_gem_priv *priv = dev_get_priv(dev);
481 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek1dc446e2015-08-17 09:58:54 +0200482 struct emac_bd *current_bd = &priv->tx_bd[1];
Michal Simek19dfc472012-09-13 20:23:34 +0000483
Michal Simek19dfc472012-09-13 20:23:34 +0000484 /* Setup Tx BD */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530485 memset(priv->tx_bd, 0, sizeof(struct emac_bd));
Michal Simek19dfc472012-09-13 20:23:34 +0000486
Prabhakar Kushwaha1e9e6192015-10-25 13:18:54 +0530487 priv->tx_bd->addr = (ulong)ptr;
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530488 priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
Michal Simek1dc446e2015-08-17 09:58:54 +0200489 ZYNQ_GEM_TXBUF_LAST_MASK;
490 /* Dummy descriptor to mark it as the last in descriptor chain */
491 current_bd->addr = 0x0;
492 current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
493 ZYNQ_GEM_TXBUF_LAST_MASK|
494 ZYNQ_GEM_TXBUF_USED_MASK;
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530495
Michal Simekb6fe7ad2015-08-17 09:50:09 +0200496 /* setup BD */
497 writel((ulong)priv->tx_bd, &regs->txqbase);
498
Prabhakar Kushwaha1e9e6192015-10-25 13:18:54 +0530499 addr = (ulong) ptr;
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530500 addr &= ~(ARCH_DMA_MINALIGN - 1);
501 size = roundup(len, ARCH_DMA_MINALIGN);
502 flush_dcache_range(addr, addr + size);
Siva Durga Prasad Paladugu2b0690e2014-12-06 12:57:53 +0530503
Prabhakar Kushwaha1e9e6192015-10-25 13:18:54 +0530504 addr = (ulong)priv->rxbuffers;
Siva Durga Prasad Paladugu2b0690e2014-12-06 12:57:53 +0530505 addr &= ~(ARCH_DMA_MINALIGN - 1);
506 size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN);
507 flush_dcache_range(addr, addr + size);
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530508 barrier();
Michal Simek19dfc472012-09-13 20:23:34 +0000509
510 /* Start transmit */
511 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
512
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530513 /* Read TX BD status */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530514 if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
515 printf("TX buffers exhausted in mid frame\n");
Michal Simek19dfc472012-09-13 20:23:34 +0000516
Michal Simek975ae352015-08-17 09:57:46 +0200517 return wait_for_bit(__func__, &regs->txsr, ZYNQ_GEM_TSR_DONE,
Mateusz Kulikowski93597d72016-01-23 11:54:33 +0100518 true, 20000, true);
Michal Simek19dfc472012-09-13 20:23:34 +0000519}
520
521/* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
Michal Simek250e05e2015-11-30 14:14:56 +0100522static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
Michal Simek19dfc472012-09-13 20:23:34 +0000523{
524 int frame_len;
Michal Simek57b02692015-12-09 14:26:48 +0100525 u32 addr;
Michal Simek250e05e2015-11-30 14:14:56 +0100526 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek19dfc472012-09-13 20:23:34 +0000527 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
Michal Simek19dfc472012-09-13 20:23:34 +0000528
529 if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
Michal Simek57b02692015-12-09 14:26:48 +0100530 return -1;
Michal Simek19dfc472012-09-13 20:23:34 +0000531
532 if (!(current_bd->status &
533 (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
534 printf("GEM: SOF or EOF not set for last buffer received!\n");
Michal Simek57b02692015-12-09 14:26:48 +0100535 return -1;
Michal Simek19dfc472012-09-13 20:23:34 +0000536 }
537
538 frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
Michal Simek57b02692015-12-09 14:26:48 +0100539 if (!frame_len) {
540 printf("%s: Zero size packet?\n", __func__);
541 return -1;
542 }
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530543
Michal Simek57b02692015-12-09 14:26:48 +0100544 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
545 addr &= ~(ARCH_DMA_MINALIGN - 1);
546 *packetp = (uchar *)(uintptr_t)addr;
Michal Simek19dfc472012-09-13 20:23:34 +0000547
Michal Simek57b02692015-12-09 14:26:48 +0100548 return frame_len;
549}
550
551static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length)
552{
553 struct zynq_gem_priv *priv = dev_get_priv(dev);
554 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
555 struct emac_bd *first_bd;
Michal Simek19dfc472012-09-13 20:23:34 +0000556
Michal Simek57b02692015-12-09 14:26:48 +0100557 if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) {
558 priv->rx_first_buf = priv->rxbd_current;
559 } else {
560 current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
561 current_bd->status = 0xF0000000; /* FIXME */
562 }
Michal Simek19dfc472012-09-13 20:23:34 +0000563
Michal Simek57b02692015-12-09 14:26:48 +0100564 if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
565 first_bd = &priv->rx_bd[priv->rx_first_buf];
566 first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
567 first_bd->status = 0xF0000000;
Michal Simek19dfc472012-09-13 20:23:34 +0000568 }
569
Michal Simek57b02692015-12-09 14:26:48 +0100570 if ((++priv->rxbd_current) >= RX_BUF)
571 priv->rxbd_current = 0;
572
Michal Simek139f4102015-12-09 14:16:32 +0100573 return 0;
Michal Simek19dfc472012-09-13 20:23:34 +0000574}
575
Michal Simek250e05e2015-11-30 14:14:56 +0100576static void zynq_gem_halt(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000577{
Michal Simek250e05e2015-11-30 14:14:56 +0100578 struct zynq_gem_priv *priv = dev_get_priv(dev);
579 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek19dfc472012-09-13 20:23:34 +0000580
Michal Simekd9f2c112012-10-15 14:01:23 +0200581 clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
582 ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
Michal Simek19dfc472012-09-13 20:23:34 +0000583}
584
Joe Hershberger7f4e5552016-01-26 11:57:03 -0600585__weak int zynq_board_read_rom_ethaddr(unsigned char *ethaddr)
586{
587 return -ENOSYS;
588}
589
590static int zynq_gem_read_rom_mac(struct udevice *dev)
591{
592 int retval;
593 struct eth_pdata *pdata = dev_get_platdata(dev);
594
595 retval = zynq_board_read_rom_ethaddr(pdata->enetaddr);
596 if (retval == -ENOSYS)
597 retval = 0;
598
599 return retval;
600}
601
Michal Simek250e05e2015-11-30 14:14:56 +0100602static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
603 int devad, int reg)
Michal Simek19dfc472012-09-13 20:23:34 +0000604{
Michal Simek250e05e2015-11-30 14:14:56 +0100605 struct zynq_gem_priv *priv = bus->priv;
Michal Simek19dfc472012-09-13 20:23:34 +0000606 int ret;
Michal Simek250e05e2015-11-30 14:14:56 +0100607 u16 val;
Michal Simek19dfc472012-09-13 20:23:34 +0000608
Michal Simek250e05e2015-11-30 14:14:56 +0100609 ret = phyread(priv, addr, reg, &val);
610 debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
611 return val;
Michal Simek19dfc472012-09-13 20:23:34 +0000612}
613
Michal Simek250e05e2015-11-30 14:14:56 +0100614static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
615 int reg, u16 value)
Michal Simek19dfc472012-09-13 20:23:34 +0000616{
Michal Simek250e05e2015-11-30 14:14:56 +0100617 struct zynq_gem_priv *priv = bus->priv;
Michal Simek19dfc472012-09-13 20:23:34 +0000618
Michal Simek250e05e2015-11-30 14:14:56 +0100619 debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
620 return phywrite(priv, addr, reg, value);
Michal Simek19dfc472012-09-13 20:23:34 +0000621}
622
Michal Simek250e05e2015-11-30 14:14:56 +0100623static int zynq_gem_probe(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000624{
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530625 void *bd_space;
Michal Simek250e05e2015-11-30 14:14:56 +0100626 struct zynq_gem_priv *priv = dev_get_priv(dev);
627 int ret;
Michal Simek19dfc472012-09-13 20:23:34 +0000628
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530629 /* Align rxbuffers to ARCH_DMA_MINALIGN */
630 priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
631 memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
632
Siva Durga Prasad Paladugu2b0690e2014-12-06 12:57:53 +0530633 /* Align bd_space to MMU_SECTION_SHIFT */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530634 bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
Michal Simek0afb6b22015-04-15 13:31:28 +0200635 mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
636 BD_SPACE, DCACHE_OFF);
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530637
638 /* Initialize the bd spaces for tx and rx bd's */
639 priv->tx_bd = (struct emac_bd *)bd_space;
Prabhakar Kushwaha1e9e6192015-10-25 13:18:54 +0530640 priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530641
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +0530642#ifdef CONFIG_CLK_ZYNQMP
643 ret = clk_get_by_name(dev, "tx_clk", &priv->clk);
644 if (ret < 0) {
645 dev_err(dev, "failed to get clock\n");
646 return -EINVAL;
647 }
648#endif
649
Michal Simek250e05e2015-11-30 14:14:56 +0100650 priv->bus = mdio_alloc();
651 priv->bus->read = zynq_gem_miiphy_read;
652 priv->bus->write = zynq_gem_miiphy_write;
653 priv->bus->priv = priv;
Michal Simek19dfc472012-09-13 20:23:34 +0000654
Michal Simeke4dab432016-12-08 10:25:44 +0100655 ret = mdio_register_seq(priv->bus, dev->seq);
Michal Simek250e05e2015-11-30 14:14:56 +0100656 if (ret)
657 return ret;
Michal Simek19dfc472012-09-13 20:23:34 +0000658
Siva Durga Prasad Paladugub81fe872016-03-30 12:29:49 +0530659 return zynq_phy_init(dev);
Michal Simek250e05e2015-11-30 14:14:56 +0100660}
Michal Simek19dfc472012-09-13 20:23:34 +0000661
Michal Simek250e05e2015-11-30 14:14:56 +0100662static int zynq_gem_remove(struct udevice *dev)
663{
664 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek19dfc472012-09-13 20:23:34 +0000665
Michal Simek250e05e2015-11-30 14:14:56 +0100666 free(priv->phydev);
667 mdio_unregister(priv->bus);
668 mdio_free(priv->bus);
Michal Simek19dfc472012-09-13 20:23:34 +0000669
Michal Simek250e05e2015-11-30 14:14:56 +0100670 return 0;
671}
672
673static const struct eth_ops zynq_gem_ops = {
674 .start = zynq_gem_init,
675 .send = zynq_gem_send,
676 .recv = zynq_gem_recv,
Michal Simek57b02692015-12-09 14:26:48 +0100677 .free_pkt = zynq_gem_free_pkt,
Michal Simek250e05e2015-11-30 14:14:56 +0100678 .stop = zynq_gem_halt,
679 .write_hwaddr = zynq_gem_setup_mac,
Joe Hershberger7f4e5552016-01-26 11:57:03 -0600680 .read_rom_hwaddr = zynq_gem_read_rom_mac,
Michal Simek250e05e2015-11-30 14:14:56 +0100681};
Michal Simeke9ecc1c2015-11-30 13:58:36 +0100682
Michal Simek250e05e2015-11-30 14:14:56 +0100683static int zynq_gem_ofdata_to_platdata(struct udevice *dev)
684{
685 struct eth_pdata *pdata = dev_get_platdata(dev);
686 struct zynq_gem_priv *priv = dev_get_priv(dev);
Simon Glassdd79d6e2017-01-17 16:52:55 -0700687 int node = dev_of_offset(dev);
Michal Simek3c4ce3c2015-11-30 14:17:50 +0100688 const char *phy_mode;
Michal Simek250e05e2015-11-30 14:14:56 +0100689
690 pdata->iobase = (phys_addr_t)dev_get_addr(dev);
691 priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
692 /* Hardcode for now */
693 priv->emio = 0;
Michal Simekc6aa4132015-12-09 09:29:12 +0100694 priv->phyaddr = -1;
Michal Simek250e05e2015-11-30 14:14:56 +0100695
Simon Glassdd79d6e2017-01-17 16:52:55 -0700696 priv->phy_of_handle = fdtdec_lookup_phandle(gd->fdt_blob, node,
697 "phy-handle");
Dan Murphya5828712016-05-02 15:45:57 -0500698 if (priv->phy_of_handle > 0)
699 priv->phyaddr = fdtdec_get_int(gd->fdt_blob,
700 priv->phy_of_handle, "reg", -1);
Michal Simek250e05e2015-11-30 14:14:56 +0100701
Simon Glassdd79d6e2017-01-17 16:52:55 -0700702 phy_mode = fdt_getprop(gd->fdt_blob, node, "phy-mode", NULL);
Michal Simek3c4ce3c2015-11-30 14:17:50 +0100703 if (phy_mode)
704 pdata->phy_interface = phy_get_interface_by_name(phy_mode);
705 if (pdata->phy_interface == -1) {
706 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
707 return -EINVAL;
708 }
709 priv->interface = pdata->phy_interface;
710
Simon Glassdd79d6e2017-01-17 16:52:55 -0700711 priv->emio = fdtdec_get_bool(gd->fdt_blob, node, "xlnx,emio");
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530712
Michal Simekfca1e842016-11-16 08:41:01 +0100713 printf("ZYNQ GEM: %lx, phyaddr %x, interface %s\n", (ulong)priv->iobase,
Michal Simek3c4ce3c2015-11-30 14:17:50 +0100714 priv->phyaddr, phy_string_for_interface(priv->interface));
Michal Simek250e05e2015-11-30 14:14:56 +0100715
716 return 0;
Michal Simek19dfc472012-09-13 20:23:34 +0000717}
Michal Simek250e05e2015-11-30 14:14:56 +0100718
719static const struct udevice_id zynq_gem_ids[] = {
720 { .compatible = "cdns,zynqmp-gem" },
721 { .compatible = "cdns,zynq-gem" },
722 { .compatible = "cdns,gem" },
723 { }
724};
725
726U_BOOT_DRIVER(zynq_gem) = {
727 .name = "zynq_gem",
728 .id = UCLASS_ETH,
729 .of_match = zynq_gem_ids,
730 .ofdata_to_platdata = zynq_gem_ofdata_to_platdata,
731 .probe = zynq_gem_probe,
732 .remove = zynq_gem_remove,
733 .ops = &zynq_gem_ops,
734 .priv_auto_alloc_size = sizeof(struct zynq_gem_priv),
735 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
736};