blob: 5451725689493d154ed59ed7ab2c2118672b9c02 [file] [log] [blame]
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +05301/*
Jagan Tekifefdfd22015-12-06 23:29:02 +05302 * SPI Flash Core
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +05303 *
Jagan Tekifefdfd22015-12-06 23:29:02 +05304 * Copyright (C) 2015 Jagan Teki <jteki@openedev.com>
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +05305 * Copyright (C) 2013 Jagannadha Sutradharudu Teki, Xilinx Inc.
Jagan Tekifefdfd22015-12-06 23:29:02 +05306 * Copyright (C) 2010 Reinhard Meyer, EMK Elektronik
7 * Copyright (C) 2008 Atmel Corporation
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +05308 *
Jagannadha Sutradharudu Tekid1452702013-10-10 22:32:55 +05309 * SPDX-License-Identifier: GPL-2.0+
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +053010 */
11
12#include <common.h>
Jagannadha Sutradharudu Teki9ad01752014-02-04 21:36:13 +053013#include <errno.h>
Jagannadha Sutradharudu Tekica799862014-01-11 16:50:45 +053014#include <malloc.h>
Jagan Tekie6401d82015-12-11 21:36:34 +053015#include <mapmem.h>
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +053016#include <spi.h>
17#include <spi_flash.h>
Fabio Estevamd9709692015-11-05 12:43:41 -020018#include <linux/log2.h>
Mugunthan V N4e4b58d2016-02-15 15:31:39 +053019#include <dma.h>
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +053020
Jagannadha Sutradharudu Tekiac8242d2013-09-26 16:00:15 +053021#include "sf_internal.h"
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +053022
Jagan Tekie6401d82015-12-11 21:36:34 +053023DECLARE_GLOBAL_DATA_PTR;
24
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +053025static void spi_flash_addr(u32 addr, u8 *cmd)
26{
27 /* cmd[0] is actual command */
28 cmd[1] = addr >> 16;
29 cmd[2] = addr >> 8;
30 cmd[3] = addr >> 0;
31}
32
Jagan Tekidc8ce0f2015-09-29 22:29:33 +053033static int read_sr(struct spi_flash *flash, u8 *rs)
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +053034{
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +053035 int ret;
Jagannadha Sutradharudu Teki564a1262013-12-30 22:16:23 +053036 u8 cmd;
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +053037
Jagannadha Sutradharudu Teki564a1262013-12-30 22:16:23 +053038 cmd = CMD_READ_STATUS;
39 ret = spi_flash_read_common(flash, &cmd, 1, rs, 1);
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +053040 if (ret < 0) {
Jagannadha Sutradharudu Teki564a1262013-12-30 22:16:23 +053041 debug("SF: fail to read status register\n");
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +053042 return ret;
43 }
44
45 return 0;
46}
47
Jagan Teki853ef3e2015-09-29 16:54:31 +053048static int read_fsr(struct spi_flash *flash, u8 *fsr)
49{
50 int ret;
51 const u8 cmd = CMD_FLAG_STATUS;
52
53 ret = spi_flash_read_common(flash, &cmd, 1, fsr, 1);
54 if (ret < 0) {
55 debug("SF: fail to read flag status register\n");
56 return ret;
57 }
58
59 return 0;
60}
61
Jagan Tekidc8ce0f2015-09-29 22:29:33 +053062static int write_sr(struct spi_flash *flash, u8 ws)
Jagannadha Sutradharudu Teki754c73c2013-12-26 14:13:36 +053063{
Jagannadha Sutradharudu Teki754c73c2013-12-26 14:13:36 +053064 u8 cmd;
65 int ret;
66
Jagannadha Sutradharudu Teki564a1262013-12-30 22:16:23 +053067 cmd = CMD_WRITE_STATUS;
Jagannadha Sutradharudu Teki243ced02014-01-12 21:38:21 +053068 ret = spi_flash_write_common(flash, &cmd, 1, &ws, 1);
Jagannadha Sutradharudu Teki754c73c2013-12-26 14:13:36 +053069 if (ret < 0) {
Jagannadha Sutradharudu Teki564a1262013-12-30 22:16:23 +053070 debug("SF: fail to write status register\n");
Jagannadha Sutradharudu Teki754c73c2013-12-26 14:13:36 +053071 return ret;
72 }
73
Jagannadha Sutradharudu Teki564a1262013-12-30 22:16:23 +053074 return 0;
Jagannadha Sutradharudu Teki754c73c2013-12-26 14:13:36 +053075}
Jagannadha Sutradharudu Teki754c73c2013-12-26 14:13:36 +053076
Jagannadha Sutradharudu Teki725c64e2013-12-26 13:54:57 +053077#if defined(CONFIG_SPI_FLASH_SPANSION) || defined(CONFIG_SPI_FLASH_WINBOND)
Jagan Tekidc8ce0f2015-09-29 22:29:33 +053078static int read_cr(struct spi_flash *flash, u8 *rc)
Jagannadha Sutradharudu Teki8a9c9682013-12-23 15:47:48 +053079{
Jagannadha Sutradharudu Teki8a9c9682013-12-23 15:47:48 +053080 int ret;
Jagannadha Sutradharudu Teki564a1262013-12-30 22:16:23 +053081 u8 cmd;
Jagannadha Sutradharudu Teki8a9c9682013-12-23 15:47:48 +053082
Jagannadha Sutradharudu Teki564a1262013-12-30 22:16:23 +053083 cmd = CMD_READ_CONFIG;
84 ret = spi_flash_read_common(flash, &cmd, 1, rc, 1);
Jagannadha Sutradharudu Teki8a9c9682013-12-23 15:47:48 +053085 if (ret < 0) {
Jagannadha Sutradharudu Teki564a1262013-12-30 22:16:23 +053086 debug("SF: fail to read config register\n");
Jagannadha Sutradharudu Teki8a9c9682013-12-23 15:47:48 +053087 return ret;
88 }
89
90 return 0;
91}
92
Jagan Tekidc8ce0f2015-09-29 22:29:33 +053093static int write_cr(struct spi_flash *flash, u8 wc)
Jagannadha Sutradharudu Teki725c64e2013-12-26 13:54:57 +053094{
Jagannadha Sutradharudu Teki564a1262013-12-30 22:16:23 +053095 u8 data[2];
Jagannadha Sutradharudu Teki725c64e2013-12-26 13:54:57 +053096 u8 cmd;
97 int ret;
98
Jagan Tekidc8ce0f2015-09-29 22:29:33 +053099 ret = read_sr(flash, &data[0]);
Jagannadha Sutradharudu Teki564a1262013-12-30 22:16:23 +0530100 if (ret < 0)
Jagannadha Sutradharudu Teki725c64e2013-12-26 13:54:57 +0530101 return ret;
Jagannadha Sutradharudu Teki725c64e2013-12-26 13:54:57 +0530102
Jagannadha Sutradharudu Teki564a1262013-12-30 22:16:23 +0530103 cmd = CMD_WRITE_STATUS;
104 data[1] = wc;
105 ret = spi_flash_write_common(flash, &cmd, 1, &data, 2);
106 if (ret) {
107 debug("SF: fail to write config register\n");
108 return ret;
Jagannadha Sutradharudu Teki725c64e2013-12-26 13:54:57 +0530109 }
110
Jagannadha Sutradharudu Teki564a1262013-12-30 22:16:23 +0530111 return 0;
Jagannadha Sutradharudu Teki725c64e2013-12-26 13:54:57 +0530112}
113#endif
114
Jagan Tekic26abdb2015-12-14 18:15:39 +0530115#ifdef CONFIG_SPI_FLASH_STMICRO
116static int read_evcr(struct spi_flash *flash, u8 *evcr)
117{
118 int ret;
119 const u8 cmd = CMD_READ_EVCR;
120
121 ret = spi_flash_read_common(flash, &cmd, 1, evcr, 1);
122 if (ret < 0) {
123 debug("SF: error reading EVCR\n");
124 return ret;
125 }
126
127 return 0;
128}
129
130static int write_evcr(struct spi_flash *flash, u8 evcr)
131{
132 u8 cmd;
133 int ret;
134
135 cmd = CMD_WRITE_EVCR;
136 ret = spi_flash_write_common(flash, &cmd, 1, &evcr, 1);
137 if (ret < 0) {
138 debug("SF: error while writing EVCR register\n");
139 return ret;
140 }
141
142 return 0;
143}
144#endif
145
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530146#ifdef CONFIG_SPI_FLASH_BAR
Jagan Tekidc8ce0f2015-09-29 22:29:33 +0530147static int spi_flash_write_bar(struct spi_flash *flash, u32 offset)
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530148{
Jagan Teki5088b072015-09-02 11:39:48 +0530149 u8 cmd, bank_sel;
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530150 int ret;
151
Jagan Teki5088b072015-09-02 11:39:48 +0530152 bank_sel = offset / (SPI_FLASH_16MB_BOUN << flash->shift);
153 if (bank_sel == flash->bank_curr)
154 goto bar_end;
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530155
156 cmd = flash->bank_write_cmd;
157 ret = spi_flash_write_common(flash, &cmd, 1, &bank_sel, 1);
158 if (ret < 0) {
159 debug("SF: fail to write bank register\n");
160 return ret;
161 }
Jagannadha Sutradharudu Tekie14596c2013-10-08 23:26:47 +0530162
Jagan Teki5088b072015-09-02 11:39:48 +0530163bar_end:
164 flash->bank_curr = bank_sel;
165 return flash->bank_curr;
Jagannadha Sutradharudu Tekie14596c2013-10-08 23:26:47 +0530166}
Jagan Tekif9a026d2015-11-04 00:27:35 +0530167
Jagan Tekidc8ce0f2015-09-29 22:29:33 +0530168static int spi_flash_read_bar(struct spi_flash *flash, u8 idcode0)
Jagan Tekif9a026d2015-11-04 00:27:35 +0530169{
170 u8 curr_bank = 0;
171 int ret;
172
173 if (flash->size <= SPI_FLASH_16MB_BOUN)
Jagan Tekida042a02015-12-13 23:10:33 +0530174 goto bar_end;
Jagan Tekif9a026d2015-11-04 00:27:35 +0530175
176 switch (idcode0) {
177 case SPI_FLASH_CFI_MFR_SPANSION:
178 flash->bank_read_cmd = CMD_BANKADDR_BRRD;
179 flash->bank_write_cmd = CMD_BANKADDR_BRWR;
Jagan Tekie37a3622015-11-20 13:00:15 +0530180 break;
Jagan Tekif9a026d2015-11-04 00:27:35 +0530181 default:
182 flash->bank_read_cmd = CMD_EXTNADDR_RDEAR;
183 flash->bank_write_cmd = CMD_EXTNADDR_WREAR;
184 }
185
186 ret = spi_flash_read_common(flash, &flash->bank_read_cmd, 1,
187 &curr_bank, 1);
188 if (ret) {
189 debug("SF: fail to read bank addr register\n");
190 return ret;
191 }
192
Jagan Tekida042a02015-12-13 23:10:33 +0530193bar_end:
Jagan Tekif9a026d2015-11-04 00:27:35 +0530194 flash->bank_curr = curr_bank;
195 return 0;
196}
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530197#endif
198
Jagannadha Sutradharudu Tekid7f253b2014-01-11 15:25:04 +0530199#ifdef CONFIG_SF_DUAL_FLASH
Jagan Tekidc8ce0f2015-09-29 22:29:33 +0530200static void spi_flash_dual(struct spi_flash *flash, u32 *addr)
Jagannadha Sutradharudu Tekie84b4f62014-01-12 21:40:11 +0530201{
Jagan Teki7d005992015-12-12 11:51:57 +0530202 struct spi_slave *spi = flash->spi;
203
Jagannadha Sutradharudu Tekie84b4f62014-01-12 21:40:11 +0530204 switch (flash->dual_flash) {
205 case SF_DUAL_STACKED_FLASH:
206 if (*addr >= (flash->size >> 1)) {
207 *addr -= flash->size >> 1;
Jagan Teki7d005992015-12-12 11:51:57 +0530208 spi->flags |= SPI_XFER_U_PAGE;
Jagannadha Sutradharudu Tekie84b4f62014-01-12 21:40:11 +0530209 } else {
Jagan Teki7d005992015-12-12 11:51:57 +0530210 spi->flags &= ~SPI_XFER_U_PAGE;
Jagannadha Sutradharudu Tekie84b4f62014-01-12 21:40:11 +0530211 }
212 break;
Jagannadha Sutradharudu Tekib47b7412014-01-07 00:11:35 +0530213 case SF_DUAL_PARALLEL_FLASH:
214 *addr >>= flash->shift;
215 break;
Jagannadha Sutradharudu Tekie84b4f62014-01-12 21:40:11 +0530216 default:
217 debug("SF: Unsupported dual_flash=%d\n", flash->dual_flash);
218 break;
219 }
220}
Jagannadha Sutradharudu Tekid7f253b2014-01-11 15:25:04 +0530221#endif
Jagannadha Sutradharudu Tekie84b4f62014-01-12 21:40:11 +0530222
Jagan Teki853ef3e2015-09-29 16:54:31 +0530223static int spi_flash_sr_ready(struct spi_flash *flash)
Siva Durga Prasad Paladugubf4e8652015-03-11 14:47:57 +0530224{
Jagan Teki5181dd92015-09-02 11:39:50 +0530225 u8 sr;
Jagan Teki853ef3e2015-09-29 16:54:31 +0530226 int ret;
227
Jagan Tekidc8ce0f2015-09-29 22:29:33 +0530228 ret = read_sr(flash, &sr);
Jagan Teki853ef3e2015-09-29 16:54:31 +0530229 if (ret < 0)
230 return ret;
231
232 return !(sr & STATUS_WIP);
233}
234
235static int spi_flash_fsr_ready(struct spi_flash *flash)
236{
237 u8 fsr;
238 int ret;
239
240 ret = read_fsr(flash, &fsr);
241 if (ret < 0)
242 return ret;
243
244 return fsr & STATUS_PEC;
245}
246
247static int spi_flash_ready(struct spi_flash *flash)
248{
249 int sr, fsr;
250
251 sr = spi_flash_sr_ready(flash);
252 if (sr < 0)
253 return sr;
254
255 fsr = 1;
256 if (flash->flags & SNOR_F_USE_FSR) {
257 fsr = spi_flash_fsr_ready(flash);
258 if (fsr < 0)
259 return fsr;
260 }
261
262 return sr && fsr;
263}
264
Jagan Tekif347f752015-09-29 18:26:08 +0530265static int spi_flash_cmd_wait_ready(struct spi_flash *flash,
266 unsigned long timeout)
Jagan Teki853ef3e2015-09-29 16:54:31 +0530267{
Stephen Warren07a6e382016-04-04 11:03:52 -0600268 unsigned long timebase;
269 int ret;
Siva Durga Prasad Paladugubf4e8652015-03-11 14:47:57 +0530270
Jagan Teki5181dd92015-09-02 11:39:50 +0530271 timebase = get_timer(0);
Siva Durga Prasad Paladugubf4e8652015-03-11 14:47:57 +0530272
Jagan Teki5181dd92015-09-02 11:39:50 +0530273 while (get_timer(timebase) < timeout) {
Jagan Teki853ef3e2015-09-29 16:54:31 +0530274 ret = spi_flash_ready(flash);
Siva Durga Prasad Paladugubf4e8652015-03-11 14:47:57 +0530275 if (ret < 0)
276 return ret;
Jagan Teki853ef3e2015-09-29 16:54:31 +0530277 if (ret)
Jagan Teki5181dd92015-09-02 11:39:50 +0530278 return 0;
Siva Durga Prasad Paladugubf4e8652015-03-11 14:47:57 +0530279 }
280
Jagan Teki5181dd92015-09-02 11:39:50 +0530281 printf("SF: Timeout!\n");
282
283 return -ETIMEDOUT;
Siva Durga Prasad Paladugubf4e8652015-03-11 14:47:57 +0530284}
285
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530286int spi_flash_write_common(struct spi_flash *flash, const u8 *cmd,
287 size_t cmd_len, const void *buf, size_t buf_len)
288{
289 struct spi_slave *spi = flash->spi;
290 unsigned long timeout = SPI_FLASH_PROG_TIMEOUT;
291 int ret;
292
293 if (buf == NULL)
294 timeout = SPI_FLASH_PAGE_ERASE_TIMEOUT;
295
Jagan Teki7d005992015-12-12 11:51:57 +0530296 ret = spi_claim_bus(spi);
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530297 if (ret) {
298 debug("SF: unable to claim SPI bus\n");
299 return ret;
300 }
301
302 ret = spi_flash_cmd_write_enable(flash);
303 if (ret < 0) {
304 debug("SF: enabling write failed\n");
305 return ret;
306 }
307
308 ret = spi_flash_cmd_write(spi, cmd, cmd_len, buf, buf_len);
309 if (ret < 0) {
310 debug("SF: write cmd failed\n");
311 return ret;
312 }
313
314 ret = spi_flash_cmd_wait_ready(flash, timeout);
315 if (ret < 0) {
316 debug("SF: write %s timed out\n",
317 timeout == SPI_FLASH_PROG_TIMEOUT ?
318 "program" : "page erase");
319 return ret;
320 }
321
322 spi_release_bus(spi);
323
324 return ret;
325}
326
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530327int spi_flash_cmd_erase_ops(struct spi_flash *flash, u32 offset, size_t len)
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530328{
Jagannadha Sutradharudu Tekie84b4f62014-01-12 21:40:11 +0530329 u32 erase_size, erase_addr;
Jagannadha Sutradharudu Tekica799862014-01-11 16:50:45 +0530330 u8 cmd[SPI_FLASH_CMD_LEN];
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530331 int ret = -1;
332
Jagannadha Sutradharudu Tekibc0f8792013-10-02 19:36:58 +0530333 erase_size = flash->erase_size;
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530334 if (offset % erase_size || len % erase_size) {
335 debug("SF: Erase offset/length not multiple of erase size\n");
336 return -1;
337 }
338
Bin Meng66528f62015-11-13 02:46:26 -0800339 if (flash->flash_is_locked) {
340 if (flash->flash_is_locked(flash, offset, len) > 0) {
341 printf("offset 0x%x is protected and cannot be erased\n",
342 offset);
343 return -EINVAL;
344 }
Fabio Estevam1cd87612015-11-05 12:43:42 -0200345 }
346
Jagannadha Sutradharudu Tekibc0f8792013-10-02 19:36:58 +0530347 cmd[0] = flash->erase_cmd;
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530348 while (len) {
Jagannadha Sutradharudu Tekie84b4f62014-01-12 21:40:11 +0530349 erase_addr = offset;
350
Jagannadha Sutradharudu Tekid7f253b2014-01-11 15:25:04 +0530351#ifdef CONFIG_SF_DUAL_FLASH
Jagannadha Sutradharudu Tekie84b4f62014-01-12 21:40:11 +0530352 if (flash->dual_flash > SF_SINGLE_FLASH)
Jagan Tekidc8ce0f2015-09-29 22:29:33 +0530353 spi_flash_dual(flash, &erase_addr);
Jagannadha Sutradharudu Tekid7f253b2014-01-11 15:25:04 +0530354#endif
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530355#ifdef CONFIG_SPI_FLASH_BAR
Jagan Tekidc8ce0f2015-09-29 22:29:33 +0530356 ret = spi_flash_write_bar(flash, erase_addr);
Jagannadha Sutradharudu Tekie14596c2013-10-08 23:26:47 +0530357 if (ret < 0)
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530358 return ret;
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530359#endif
Jagannadha Sutradharudu Tekie84b4f62014-01-12 21:40:11 +0530360 spi_flash_addr(erase_addr, cmd);
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530361
362 debug("SF: erase %2x %2x %2x %2x (%x)\n", cmd[0], cmd[1],
Jagannadha Sutradharudu Tekie84b4f62014-01-12 21:40:11 +0530363 cmd[2], cmd[3], erase_addr);
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530364
365 ret = spi_flash_write_common(flash, cmd, sizeof(cmd), NULL, 0);
366 if (ret < 0) {
367 debug("SF: erase failed\n");
368 break;
369 }
370
371 offset += erase_size;
372 len -= erase_size;
373 }
374
375 return ret;
376}
377
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530378int spi_flash_cmd_write_ops(struct spi_flash *flash, u32 offset,
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530379 size_t len, const void *buf)
380{
Jagan Teki7d005992015-12-12 11:51:57 +0530381 struct spi_slave *spi = flash->spi;
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530382 unsigned long byte_addr, page_size;
Jagannadha Sutradharudu Tekie84b4f62014-01-12 21:40:11 +0530383 u32 write_addr;
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530384 size_t chunk_len, actual;
Jagannadha Sutradharudu Tekica799862014-01-11 16:50:45 +0530385 u8 cmd[SPI_FLASH_CMD_LEN];
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530386 int ret = -1;
387
388 page_size = flash->page_size;
389
Bin Meng66528f62015-11-13 02:46:26 -0800390 if (flash->flash_is_locked) {
391 if (flash->flash_is_locked(flash, offset, len) > 0) {
392 printf("offset 0x%x is protected and cannot be written\n",
393 offset);
394 return -EINVAL;
395 }
Fabio Estevam1cd87612015-11-05 12:43:42 -0200396 }
397
Jagannadha Sutradharudu Tekie0ebabc2014-01-11 15:13:11 +0530398 cmd[0] = flash->write_cmd;
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530399 for (actual = 0; actual < len; actual += chunk_len) {
Jagannadha Sutradharudu Tekie84b4f62014-01-12 21:40:11 +0530400 write_addr = offset;
401
Jagannadha Sutradharudu Tekid7f253b2014-01-11 15:25:04 +0530402#ifdef CONFIG_SF_DUAL_FLASH
Jagannadha Sutradharudu Tekie84b4f62014-01-12 21:40:11 +0530403 if (flash->dual_flash > SF_SINGLE_FLASH)
Jagan Tekidc8ce0f2015-09-29 22:29:33 +0530404 spi_flash_dual(flash, &write_addr);
Jagannadha Sutradharudu Tekid7f253b2014-01-11 15:25:04 +0530405#endif
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530406#ifdef CONFIG_SPI_FLASH_BAR
Jagan Tekidc8ce0f2015-09-29 22:29:33 +0530407 ret = spi_flash_write_bar(flash, write_addr);
Jagannadha Sutradharudu Tekie14596c2013-10-08 23:26:47 +0530408 if (ret < 0)
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530409 return ret;
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530410#endif
411 byte_addr = offset % page_size;
Masahiro Yamadadb204642014-11-07 03:03:31 +0900412 chunk_len = min(len - actual, (size_t)(page_size - byte_addr));
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530413
Jagan Teki7d005992015-12-12 11:51:57 +0530414 if (spi->max_write_size)
Masahiro Yamadadb204642014-11-07 03:03:31 +0900415 chunk_len = min(chunk_len,
Jagan Teki7d005992015-12-12 11:51:57 +0530416 (size_t)spi->max_write_size);
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530417
Jagannadha Sutradharudu Tekie84b4f62014-01-12 21:40:11 +0530418 spi_flash_addr(write_addr, cmd);
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530419
Jagannadha Sutradharudu Teki243ced02014-01-12 21:38:21 +0530420 debug("SF: 0x%p => cmd = { 0x%02x 0x%02x%02x%02x } chunk_len = %zu\n",
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530421 buf + actual, cmd[0], cmd[1], cmd[2], cmd[3], chunk_len);
422
423 ret = spi_flash_write_common(flash, cmd, sizeof(cmd),
424 buf + actual, chunk_len);
425 if (ret < 0) {
426 debug("SF: write failed\n");
427 break;
428 }
429
430 offset += chunk_len;
431 }
432
433 return ret;
434}
435
436int spi_flash_read_common(struct spi_flash *flash, const u8 *cmd,
437 size_t cmd_len, void *data, size_t data_len)
438{
439 struct spi_slave *spi = flash->spi;
440 int ret;
441
Jagan Teki7d005992015-12-12 11:51:57 +0530442 ret = spi_claim_bus(spi);
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530443 if (ret) {
444 debug("SF: unable to claim SPI bus\n");
445 return ret;
446 }
447
448 ret = spi_flash_cmd_read(spi, cmd, cmd_len, data, data_len);
449 if (ret < 0) {
450 debug("SF: read cmd failed\n");
451 return ret;
452 }
453
454 spi_release_bus(spi);
455
456 return ret;
457}
458
Mugunthan V N4e4b58d2016-02-15 15:31:39 +0530459/*
460 * TODO: remove the weak after all the other spi_flash_copy_mmap
461 * implementations removed from drivers
462 */
Tom Rini4fe44702015-08-17 13:29:54 +0530463void __weak spi_flash_copy_mmap(void *data, void *offset, size_t len)
464{
Mugunthan V N4e4b58d2016-02-15 15:31:39 +0530465#ifdef CONFIG_DMA
466 if (!dma_memcpy(data, offset, len))
467 return;
468#endif
Tom Rini4fe44702015-08-17 13:29:54 +0530469 memcpy(data, offset, len);
470}
471
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530472int spi_flash_cmd_read_ops(struct spi_flash *flash, u32 offset,
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530473 size_t len, void *data)
474{
Jagan Teki7d005992015-12-12 11:51:57 +0530475 struct spi_slave *spi = flash->spi;
Jagannadha Sutradharudu Teki3bd17ab2014-01-11 16:57:07 +0530476 u8 *cmd, cmdsz;
Jagannadha Sutradharudu Tekie84b4f62014-01-12 21:40:11 +0530477 u32 remain_len, read_len, read_addr;
Jagannadha Sutradharudu Teki3bd17ab2014-01-11 16:57:07 +0530478 int bank_sel = 0;
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530479 int ret = -1;
480
481 /* Handle memory-mapped SPI */
482 if (flash->memory_map) {
Jagan Teki7d005992015-12-12 11:51:57 +0530483 ret = spi_claim_bus(spi);
Poddar, Sourav47e21e02013-11-14 21:01:15 +0530484 if (ret) {
485 debug("SF: unable to claim SPI bus\n");
486 return ret;
487 }
Jagan Teki7d005992015-12-12 11:51:57 +0530488 spi_xfer(spi, 0, NULL, NULL, SPI_XFER_MMAP);
Tom Rini4fe44702015-08-17 13:29:54 +0530489 spi_flash_copy_mmap(data, flash->memory_map + offset, len);
Jagan Teki7d005992015-12-12 11:51:57 +0530490 spi_xfer(spi, 0, NULL, NULL, SPI_XFER_MMAP_END);
491 spi_release_bus(spi);
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530492 return 0;
493 }
494
Jagannadha Sutradharudu Tekica799862014-01-11 16:50:45 +0530495 cmdsz = SPI_FLASH_CMD_LEN + flash->dummy_byte;
Jagannadha Sutradharudu Teki9ad01752014-02-04 21:36:13 +0530496 cmd = calloc(1, cmdsz);
497 if (!cmd) {
498 debug("SF: Failed to allocate cmd\n");
499 return -ENOMEM;
500 }
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530501
Jagannadha Sutradharudu Tekica799862014-01-11 16:50:45 +0530502 cmd[0] = flash->read_cmd;
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530503 while (len) {
Jagannadha Sutradharudu Tekie84b4f62014-01-12 21:40:11 +0530504 read_addr = offset;
505
Jagannadha Sutradharudu Tekid7f253b2014-01-11 15:25:04 +0530506#ifdef CONFIG_SF_DUAL_FLASH
Jagannadha Sutradharudu Tekie84b4f62014-01-12 21:40:11 +0530507 if (flash->dual_flash > SF_SINGLE_FLASH)
Jagan Tekidc8ce0f2015-09-29 22:29:33 +0530508 spi_flash_dual(flash, &read_addr);
Jagannadha Sutradharudu Tekid7f253b2014-01-11 15:25:04 +0530509#endif
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530510#ifdef CONFIG_SPI_FLASH_BAR
Jagan Tekidc8ce0f2015-09-29 22:29:33 +0530511 ret = spi_flash_write_bar(flash, read_addr);
Jagan Teki5088b072015-09-02 11:39:48 +0530512 if (ret < 0)
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530513 return ret;
Jagan Teki5088b072015-09-02 11:39:48 +0530514 bank_sel = flash->bank_curr;
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530515#endif
Jagannadha Sutradharudu Tekib47b7412014-01-07 00:11:35 +0530516 remain_len = ((SPI_FLASH_16MB_BOUN << flash->shift) *
517 (bank_sel + 1)) - offset;
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530518 if (len < remain_len)
519 read_len = len;
520 else
521 read_len = remain_len;
522
Jagannadha Sutradharudu Tekie84b4f62014-01-12 21:40:11 +0530523 spi_flash_addr(read_addr, cmd);
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530524
Jagannadha Sutradharudu Tekica799862014-01-11 16:50:45 +0530525 ret = spi_flash_read_common(flash, cmd, cmdsz, data, read_len);
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530526 if (ret < 0) {
527 debug("SF: read failed\n");
528 break;
529 }
530
531 offset += read_len;
532 len -= read_len;
533 data += read_len;
534 }
535
Marek Vasutd774c482014-07-12 18:11:31 +0530536 free(cmd);
Jagannadha Sutradharudu Tekie9a8b822013-08-29 19:01:56 +0530537 return ret;
538}
Jagannadha Sutradharudu Teki08032422013-10-02 19:34:53 +0530539
540#ifdef CONFIG_SPI_FLASH_SST
541static int sst_byte_write(struct spi_flash *flash, u32 offset, const void *buf)
542{
Jagan Teki7d005992015-12-12 11:51:57 +0530543 struct spi_slave *spi = flash->spi;
Jagannadha Sutradharudu Teki08032422013-10-02 19:34:53 +0530544 int ret;
545 u8 cmd[4] = {
546 CMD_SST_BP,
547 offset >> 16,
548 offset >> 8,
549 offset,
550 };
551
552 debug("BP[%02x]: 0x%p => cmd = { 0x%02x 0x%06x }\n",
Jagan Teki7d005992015-12-12 11:51:57 +0530553 spi_w8r8(spi, CMD_READ_STATUS), buf, cmd[0], offset);
Jagannadha Sutradharudu Teki08032422013-10-02 19:34:53 +0530554
555 ret = spi_flash_cmd_write_enable(flash);
556 if (ret)
557 return ret;
558
Jagan Teki7d005992015-12-12 11:51:57 +0530559 ret = spi_flash_cmd_write(spi, cmd, sizeof(cmd), buf, 1);
Jagannadha Sutradharudu Teki08032422013-10-02 19:34:53 +0530560 if (ret)
561 return ret;
562
563 return spi_flash_cmd_wait_ready(flash, SPI_FLASH_PROG_TIMEOUT);
564}
565
566int sst_write_wp(struct spi_flash *flash, u32 offset, size_t len,
567 const void *buf)
568{
Jagan Teki7d005992015-12-12 11:51:57 +0530569 struct spi_slave *spi = flash->spi;
Jagannadha Sutradharudu Teki08032422013-10-02 19:34:53 +0530570 size_t actual, cmd_len;
571 int ret;
572 u8 cmd[4];
573
Jagan Teki7d005992015-12-12 11:51:57 +0530574 ret = spi_claim_bus(spi);
Jagannadha Sutradharudu Teki08032422013-10-02 19:34:53 +0530575 if (ret) {
576 debug("SF: Unable to claim SPI bus\n");
577 return ret;
578 }
579
580 /* If the data is not word aligned, write out leading single byte */
581 actual = offset % 2;
582 if (actual) {
583 ret = sst_byte_write(flash, offset, buf);
584 if (ret)
585 goto done;
586 }
587 offset += actual;
588
589 ret = spi_flash_cmd_write_enable(flash);
590 if (ret)
591 goto done;
592
593 cmd_len = 4;
594 cmd[0] = CMD_SST_AAI_WP;
595 cmd[1] = offset >> 16;
596 cmd[2] = offset >> 8;
597 cmd[3] = offset;
598
599 for (; actual < len - 1; actual += 2) {
600 debug("WP[%02x]: 0x%p => cmd = { 0x%02x 0x%06x }\n",
Jagan Teki7d005992015-12-12 11:51:57 +0530601 spi_w8r8(spi, CMD_READ_STATUS), buf + actual,
Jagannadha Sutradharudu Teki08032422013-10-02 19:34:53 +0530602 cmd[0], offset);
603
Jagan Teki7d005992015-12-12 11:51:57 +0530604 ret = spi_flash_cmd_write(spi, cmd, cmd_len,
Jagannadha Sutradharudu Teki08032422013-10-02 19:34:53 +0530605 buf + actual, 2);
606 if (ret) {
607 debug("SF: sst word program failed\n");
608 break;
609 }
610
611 ret = spi_flash_cmd_wait_ready(flash, SPI_FLASH_PROG_TIMEOUT);
612 if (ret)
613 break;
614
615 cmd_len = 1;
616 offset += 2;
617 }
618
619 if (!ret)
620 ret = spi_flash_cmd_write_disable(flash);
621
622 /* If there is a single trailing byte, write it out */
623 if (!ret && actual != len)
624 ret = sst_byte_write(flash, offset, buf + actual);
625
626 done:
627 debug("SF: sst: program %s %zu bytes @ 0x%zx\n",
628 ret ? "failure" : "success", len, offset - actual);
629
Jagan Teki7d005992015-12-12 11:51:57 +0530630 spi_release_bus(spi);
Jagannadha Sutradharudu Teki08032422013-10-02 19:34:53 +0530631 return ret;
632}
Bin Mengfcbfc172014-12-12 19:36:13 +0530633
634int sst_write_bp(struct spi_flash *flash, u32 offset, size_t len,
635 const void *buf)
636{
Jagan Teki7d005992015-12-12 11:51:57 +0530637 struct spi_slave *spi = flash->spi;
Bin Mengfcbfc172014-12-12 19:36:13 +0530638 size_t actual;
639 int ret;
640
Jagan Teki7d005992015-12-12 11:51:57 +0530641 ret = spi_claim_bus(spi);
Bin Mengfcbfc172014-12-12 19:36:13 +0530642 if (ret) {
643 debug("SF: Unable to claim SPI bus\n");
644 return ret;
645 }
646
647 for (actual = 0; actual < len; actual++) {
648 ret = sst_byte_write(flash, offset, buf + actual);
649 if (ret) {
650 debug("SF: sst byte program failed\n");
651 break;
652 }
653 offset++;
654 }
655
656 if (!ret)
657 ret = spi_flash_cmd_write_disable(flash);
658
659 debug("SF: sst: program %s %zu bytes @ 0x%zx\n",
660 ret ? "failure" : "success", len, offset - actual);
661
Jagan Teki7d005992015-12-12 11:51:57 +0530662 spi_release_bus(spi);
Bin Mengfcbfc172014-12-12 19:36:13 +0530663 return ret;
664}
Jagannadha Sutradharudu Teki08032422013-10-02 19:34:53 +0530665#endif
Fabio Estevamd9709692015-11-05 12:43:41 -0200666
Fabio Estevam0a2bf5c2015-11-17 16:50:53 -0200667#if defined(CONFIG_SPI_FLASH_STMICRO) || defined(CONFIG_SPI_FLASH_SST)
Fabio Estevamd9709692015-11-05 12:43:41 -0200668static void stm_get_locked_range(struct spi_flash *flash, u8 sr, loff_t *ofs,
Marek Vasut405a3c62016-03-11 03:20:16 +0100669 u64 *len)
Fabio Estevamd9709692015-11-05 12:43:41 -0200670{
671 u8 mask = SR_BP2 | SR_BP1 | SR_BP0;
672 int shift = ffs(mask) - 1;
673 int pow;
674
675 if (!(sr & mask)) {
676 /* No protection */
677 *ofs = 0;
678 *len = 0;
679 } else {
680 pow = ((sr & mask) ^ mask) >> shift;
681 *len = flash->size >> pow;
682 *ofs = flash->size - *len;
683 }
684}
685
686/*
687 * Return 1 if the entire region is locked, 0 otherwise
688 */
Marek Vasut405a3c62016-03-11 03:20:16 +0100689static int stm_is_locked_sr(struct spi_flash *flash, loff_t ofs, u64 len,
Fabio Estevamd9709692015-11-05 12:43:41 -0200690 u8 sr)
691{
692 loff_t lock_offs;
Marek Vasut405a3c62016-03-11 03:20:16 +0100693 u64 lock_len;
Fabio Estevamd9709692015-11-05 12:43:41 -0200694
695 stm_get_locked_range(flash, sr, &lock_offs, &lock_len);
696
697 return (ofs + len <= lock_offs + lock_len) && (ofs >= lock_offs);
698}
699
700/*
701 * Check if a region of the flash is (completely) locked. See stm_lock() for
702 * more info.
703 *
704 * Returns 1 if entire region is locked, 0 if any portion is unlocked, and
705 * negative on errors.
706 */
Fabio Estevam1cd87612015-11-05 12:43:42 -0200707int stm_is_locked(struct spi_flash *flash, u32 ofs, size_t len)
Fabio Estevamd9709692015-11-05 12:43:41 -0200708{
709 int status;
710 u8 sr;
711
Jagan Tekidc8ce0f2015-09-29 22:29:33 +0530712 status = read_sr(flash, &sr);
Fabio Estevamd9709692015-11-05 12:43:41 -0200713 if (status < 0)
714 return status;
715
716 return stm_is_locked_sr(flash, ofs, len, sr);
717}
718
719/*
720 * Lock a region of the flash. Compatible with ST Micro and similar flash.
721 * Supports only the block protection bits BP{0,1,2} in the status register
722 * (SR). Does not support these features found in newer SR bitfields:
723 * - TB: top/bottom protect - only handle TB=0 (top protect)
724 * - SEC: sector/block protect - only handle SEC=0 (block protect)
725 * - CMP: complement protect - only support CMP=0 (range is not complemented)
726 *
727 * Sample table portion for 8MB flash (Winbond w25q64fw):
728 *
729 * SEC | TB | BP2 | BP1 | BP0 | Prot Length | Protected Portion
730 * --------------------------------------------------------------------------
731 * X | X | 0 | 0 | 0 | NONE | NONE
732 * 0 | 0 | 0 | 0 | 1 | 128 KB | Upper 1/64
733 * 0 | 0 | 0 | 1 | 0 | 256 KB | Upper 1/32
734 * 0 | 0 | 0 | 1 | 1 | 512 KB | Upper 1/16
735 * 0 | 0 | 1 | 0 | 0 | 1 MB | Upper 1/8
736 * 0 | 0 | 1 | 0 | 1 | 2 MB | Upper 1/4
737 * 0 | 0 | 1 | 1 | 0 | 4 MB | Upper 1/2
738 * X | X | 1 | 1 | 1 | 8 MB | ALL
739 *
740 * Returns negative on errors, 0 on success.
741 */
742int stm_lock(struct spi_flash *flash, u32 ofs, size_t len)
743{
744 u8 status_old, status_new;
745 u8 mask = SR_BP2 | SR_BP1 | SR_BP0;
746 u8 shift = ffs(mask) - 1, pow, val;
Fabio Estevam38a7e9b2015-11-17 17:13:33 -0200747 int ret;
Fabio Estevamd9709692015-11-05 12:43:41 -0200748
Jagan Tekidc8ce0f2015-09-29 22:29:33 +0530749 ret = read_sr(flash, &status_old);
Fabio Estevam38a7e9b2015-11-17 17:13:33 -0200750 if (ret < 0)
751 return ret;
Fabio Estevamd9709692015-11-05 12:43:41 -0200752
753 /* SPI NOR always locks to the end */
754 if (ofs + len != flash->size) {
755 /* Does combined region extend to end? */
756 if (!stm_is_locked_sr(flash, ofs + len, flash->size - ofs - len,
757 status_old))
758 return -EINVAL;
759 len = flash->size - ofs;
760 }
761
762 /*
763 * Need smallest pow such that:
764 *
765 * 1 / (2^pow) <= (len / size)
766 *
767 * so (assuming power-of-2 size) we do:
768 *
769 * pow = ceil(log2(size / len)) = log2(size) - floor(log2(len))
770 */
771 pow = ilog2(flash->size) - ilog2(len);
772 val = mask - (pow << shift);
773 if (val & ~mask)
774 return -EINVAL;
775
776 /* Don't "lock" with no region! */
777 if (!(val & mask))
778 return -EINVAL;
779
780 status_new = (status_old & ~mask) | val;
781
782 /* Only modify protection if it will not unlock other areas */
783 if ((status_new & mask) <= (status_old & mask))
784 return -EINVAL;
785
Jagan Tekidc8ce0f2015-09-29 22:29:33 +0530786 write_sr(flash, status_new);
Fabio Estevamd9709692015-11-05 12:43:41 -0200787
788 return 0;
789}
790
791/*
792 * Unlock a region of the flash. See stm_lock() for more info
793 *
794 * Returns negative on errors, 0 on success.
795 */
796int stm_unlock(struct spi_flash *flash, u32 ofs, size_t len)
797{
798 uint8_t status_old, status_new;
799 u8 mask = SR_BP2 | SR_BP1 | SR_BP0;
800 u8 shift = ffs(mask) - 1, pow, val;
Fabio Estevam38a7e9b2015-11-17 17:13:33 -0200801 int ret;
Fabio Estevamd9709692015-11-05 12:43:41 -0200802
Jagan Tekidc8ce0f2015-09-29 22:29:33 +0530803 ret = read_sr(flash, &status_old);
Fabio Estevam38a7e9b2015-11-17 17:13:33 -0200804 if (ret < 0)
805 return ret;
Fabio Estevamd9709692015-11-05 12:43:41 -0200806
807 /* Cannot unlock; would unlock larger region than requested */
Fabio Estevam55f380c2016-01-05 22:24:39 -0200808 if (stm_is_locked_sr(flash, ofs - flash->erase_size, flash->erase_size,
809 status_old))
Fabio Estevamd9709692015-11-05 12:43:41 -0200810 return -EINVAL;
811 /*
812 * Need largest pow such that:
813 *
814 * 1 / (2^pow) >= (len / size)
815 *
816 * so (assuming power-of-2 size) we do:
817 *
818 * pow = floor(log2(size / len)) = log2(size) - ceil(log2(len))
819 */
820 pow = ilog2(flash->size) - order_base_2(flash->size - (ofs + len));
821 if (ofs + len == flash->size) {
822 val = 0; /* fully unlocked */
823 } else {
824 val = mask - (pow << shift);
825 /* Some power-of-two sizes are not supported */
826 if (val & ~mask)
827 return -EINVAL;
828 }
829
830 status_new = (status_old & ~mask) | val;
831
832 /* Only modify protection if it will not lock other areas */
833 if ((status_new & mask) >= (status_old & mask))
834 return -EINVAL;
835
Jagan Tekidc8ce0f2015-09-29 22:29:33 +0530836 write_sr(flash, status_new);
Fabio Estevamd9709692015-11-05 12:43:41 -0200837
838 return 0;
839}
Fabio Estevam0a2bf5c2015-11-17 16:50:53 -0200840#endif
Jagan Tekie6401d82015-12-11 21:36:34 +0530841
Jagan Tekie6401d82015-12-11 21:36:34 +0530842
843#ifdef CONFIG_SPI_FLASH_MACRONIX
Jagan Teki7fd4fd62015-12-13 23:04:46 +0530844static int macronix_quad_enable(struct spi_flash *flash)
Jagan Tekie6401d82015-12-11 21:36:34 +0530845{
846 u8 qeb_status;
847 int ret;
848
Jagan Tekidc8ce0f2015-09-29 22:29:33 +0530849 ret = read_sr(flash, &qeb_status);
Jagan Tekie6401d82015-12-11 21:36:34 +0530850 if (ret < 0)
851 return ret;
852
Jagan Tekif2db1bf2015-12-15 12:42:02 +0530853 if (qeb_status & STATUS_QEB_MXIC)
854 return 0;
855
Jagan Tekid723f342015-12-16 13:48:08 +0530856 ret = write_sr(flash, qeb_status | STATUS_QEB_MXIC);
Jagan Tekif2db1bf2015-12-15 12:42:02 +0530857 if (ret < 0)
858 return ret;
859
860 /* read SR and check it */
861 ret = read_sr(flash, &qeb_status);
862 if (!(ret >= 0 && (qeb_status & STATUS_QEB_MXIC))) {
863 printf("SF: Macronix SR Quad bit not clear\n");
864 return -EINVAL;
Jagan Tekie6401d82015-12-11 21:36:34 +0530865 }
866
867 return ret;
868}
869#endif
870
871#if defined(CONFIG_SPI_FLASH_SPANSION) || defined(CONFIG_SPI_FLASH_WINBOND)
Jagan Teki7fd4fd62015-12-13 23:04:46 +0530872static int spansion_quad_enable(struct spi_flash *flash)
Jagan Tekie6401d82015-12-11 21:36:34 +0530873{
874 u8 qeb_status;
875 int ret;
876
Jagan Tekidc8ce0f2015-09-29 22:29:33 +0530877 ret = read_cr(flash, &qeb_status);
Jagan Tekie6401d82015-12-11 21:36:34 +0530878 if (ret < 0)
879 return ret;
880
Jagan Teki294472b2015-12-15 12:28:39 +0530881 if (qeb_status & STATUS_QEB_WINSPAN)
882 return 0;
883
Jagan Tekid723f342015-12-16 13:48:08 +0530884 ret = write_cr(flash, qeb_status | STATUS_QEB_WINSPAN);
Jagan Teki294472b2015-12-15 12:28:39 +0530885 if (ret < 0)
886 return ret;
887
888 /* read CR and check it */
889 ret = read_cr(flash, &qeb_status);
890 if (!(ret >= 0 && (qeb_status & STATUS_QEB_WINSPAN))) {
891 printf("SF: Spansion CR Quad bit not clear\n");
892 return -EINVAL;
Jagan Tekie6401d82015-12-11 21:36:34 +0530893 }
894
895 return ret;
896}
897#endif
898
Jagan Tekic26abdb2015-12-14 18:15:39 +0530899#ifdef CONFIG_SPI_FLASH_STMICRO
900static int micron_quad_enable(struct spi_flash *flash)
901{
902 u8 qeb_status;
903 int ret;
904
905 ret = read_evcr(flash, &qeb_status);
906 if (ret < 0)
907 return ret;
908
909 if (!(qeb_status & STATUS_QEB_MICRON))
910 return 0;
911
912 ret = write_evcr(flash, qeb_status & ~STATUS_QEB_MICRON);
913 if (ret < 0)
914 return ret;
915
916 /* read EVCR and check it */
917 ret = read_evcr(flash, &qeb_status);
918 if (!(ret >= 0 && !(qeb_status & STATUS_QEB_MICRON))) {
919 printf("SF: Micron EVCR Quad bit not clear\n");
920 return -EINVAL;
921 }
922
923 return ret;
924}
925#endif
926
Jagan Teki7fd4fd62015-12-13 23:04:46 +0530927static int set_quad_mode(struct spi_flash *flash, u8 idcode0)
Jagan Tekie6401d82015-12-11 21:36:34 +0530928{
929 switch (idcode0) {
930#ifdef CONFIG_SPI_FLASH_MACRONIX
931 case SPI_FLASH_CFI_MFR_MACRONIX:
Jagan Teki7fd4fd62015-12-13 23:04:46 +0530932 return macronix_quad_enable(flash);
Jagan Tekie6401d82015-12-11 21:36:34 +0530933#endif
934#if defined(CONFIG_SPI_FLASH_SPANSION) || defined(CONFIG_SPI_FLASH_WINBOND)
935 case SPI_FLASH_CFI_MFR_SPANSION:
936 case SPI_FLASH_CFI_MFR_WINBOND:
Jagan Teki7fd4fd62015-12-13 23:04:46 +0530937 return spansion_quad_enable(flash);
Jagan Tekie6401d82015-12-11 21:36:34 +0530938#endif
939#ifdef CONFIG_SPI_FLASH_STMICRO
940 case SPI_FLASH_CFI_MFR_STMICRO:
Jagan Tekic26abdb2015-12-14 18:15:39 +0530941 return micron_quad_enable(flash);
Jagan Tekie6401d82015-12-11 21:36:34 +0530942#endif
943 default:
944 printf("SF: Need set QEB func for %02x flash\n", idcode0);
945 return -1;
946 }
Jagan Tekie6401d82015-12-11 21:36:34 +0530947}
Jagan Tekie6401d82015-12-11 21:36:34 +0530948
949#if CONFIG_IS_ENABLED(OF_CONTROL)
950int spi_flash_decode_fdt(const void *blob, struct spi_flash *flash)
951{
Simon Glass0f5c2692016-01-21 19:43:54 -0700952#ifdef CONFIG_DM_SPI_FLASH
Jagan Tekie6401d82015-12-11 21:36:34 +0530953 fdt_addr_t addr;
954 fdt_size_t size;
Simon Glass0f5c2692016-01-21 19:43:54 -0700955 int node = flash->dev->of_offset;
Jagan Tekie6401d82015-12-11 21:36:34 +0530956
957 addr = fdtdec_get_addr_size(blob, node, "memory-map", &size);
958 if (addr == FDT_ADDR_T_NONE) {
959 debug("%s: Cannot decode address\n", __func__);
960 return 0;
961 }
962
963 if (flash->size != size) {
964 debug("%s: Memory map must cover entire device\n", __func__);
965 return -1;
966 }
967 flash->memory_map = map_sysmem(addr, size);
Simon Glass0f5c2692016-01-21 19:43:54 -0700968#endif
Jagan Tekie6401d82015-12-11 21:36:34 +0530969
970 return 0;
971}
972#endif /* CONFIG_IS_ENABLED(OF_CONTROL) */
973
Jagan Teki4abfb982015-12-06 21:33:32 +0530974int spi_flash_scan(struct spi_flash *flash)
Jagan Tekie6401d82015-12-11 21:36:34 +0530975{
Jagan Teki4abfb982015-12-06 21:33:32 +0530976 struct spi_slave *spi = flash->spi;
Jagan Tekie6401d82015-12-11 21:36:34 +0530977 const struct spi_flash_params *params;
Jagan Teki0cd37262015-09-29 18:06:04 +0530978 u16 jedec, ext_jedec;
Jagan Teki693ac352015-12-13 21:50:26 +0530979 u8 cmd, idcode[5];
Jagan Tekie6401d82015-12-11 21:36:34 +0530980 int ret;
Jagan Teki693ac352015-12-13 21:50:26 +0530981 static u8 spi_read_cmds_array[] = {
982 CMD_READ_ARRAY_SLOW,
983 CMD_READ_ARRAY_FAST,
984 CMD_READ_DUAL_OUTPUT_FAST,
Jagan Teki693ac352015-12-13 21:50:26 +0530985 CMD_READ_QUAD_OUTPUT_FAST,
Jagan Tekie28c9ec2015-12-28 22:08:40 +0530986 CMD_READ_DUAL_IO_FAST,
Jagan Teki693ac352015-12-13 21:50:26 +0530987 CMD_READ_QUAD_IO_FAST };
Jagan Tekie6401d82015-12-11 21:36:34 +0530988
Jagan Teki0cd37262015-09-29 18:06:04 +0530989 /* Read the ID codes */
990 ret = spi_flash_cmd(spi, CMD_READ_ID, idcode, sizeof(idcode));
991 if (ret) {
992 printf("SF: Failed to get idcodes\n");
Simon Glass07f66712016-02-24 09:14:56 -0700993 return ret;
Jagan Teki0cd37262015-09-29 18:06:04 +0530994 }
995
996#ifdef DEBUG
997 printf("SF: Got idcodes\n");
998 print_buffer(0, idcode, 1, sizeof(idcode), 0);
999#endif
1000
1001 jedec = idcode[1] << 8 | idcode[2];
1002 ext_jedec = idcode[3] << 8 | idcode[4];
1003
Jagan Tekie6401d82015-12-11 21:36:34 +05301004 /* Validate params from spi_flash_params table */
1005 params = spi_flash_params_table;
1006 for (; params->name != NULL; params++) {
1007 if ((params->jedec >> 16) == idcode[0]) {
1008 if ((params->jedec & 0xFFFF) == jedec) {
1009 if (params->ext_jedec == 0)
1010 break;
1011 else if (params->ext_jedec == ext_jedec)
1012 break;
1013 }
1014 }
1015 }
1016
1017 if (!params->name) {
1018 printf("SF: Unsupported flash IDs: ");
1019 printf("manuf %02x, jedec %04x, ext_jedec %04x\n",
1020 idcode[0], jedec, ext_jedec);
1021 return -EPROTONOSUPPORT;
1022 }
1023
1024 /* Flash powers up read-only, so clear BP# bits */
Jagan Tekib7233752015-09-30 02:01:23 +05301025 if (idcode[0] == SPI_FLASH_CFI_MFR_ATMEL ||
1026 idcode[0] == SPI_FLASH_CFI_MFR_MACRONIX ||
1027 idcode[0] == SPI_FLASH_CFI_MFR_SST)
Jagan Tekidc8ce0f2015-09-29 22:29:33 +05301028 write_sr(flash, 0);
Jagan Tekie6401d82015-12-11 21:36:34 +05301029
1030 /* Assign spi data */
Jagan Tekie6401d82015-12-11 21:36:34 +05301031 flash->name = params->name;
1032 flash->memory_map = spi->memory_map;
Jagan Teki7d005992015-12-12 11:51:57 +05301033 flash->dual_flash = spi->option;
Jagan Tekie6401d82015-12-11 21:36:34 +05301034
1035 /* Assign spi flash flags */
1036 if (params->flags & SST_WR)
1037 flash->flags |= SNOR_F_SST_WR;
1038
1039 /* Assign spi_flash ops */
1040#ifndef CONFIG_DM_SPI_FLASH
1041 flash->write = spi_flash_cmd_write_ops;
1042#if defined(CONFIG_SPI_FLASH_SST)
1043 if (flash->flags & SNOR_F_SST_WR) {
Jagan Teki71331b32015-12-13 20:12:45 +05301044 if (spi->mode & SPI_TX_BYTE)
Jagan Tekie6401d82015-12-11 21:36:34 +05301045 flash->write = sst_write_bp;
1046 else
1047 flash->write = sst_write_wp;
1048 }
1049#endif
1050 flash->erase = spi_flash_cmd_erase_ops;
1051 flash->read = spi_flash_cmd_read_ops;
1052#endif
1053
1054 /* lock hooks are flash specific - assign them based on idcode0 */
1055 switch (idcode[0]) {
1056#if defined(CONFIG_SPI_FLASH_STMICRO) || defined(CONFIG_SPI_FLASH_SST)
1057 case SPI_FLASH_CFI_MFR_STMICRO:
1058 case SPI_FLASH_CFI_MFR_SST:
1059 flash->flash_lock = stm_lock;
1060 flash->flash_unlock = stm_unlock;
1061 flash->flash_is_locked = stm_is_locked;
1062#endif
1063 break;
1064 default:
1065 debug("SF: Lock ops not supported for %02x flash\n", idcode[0]);
1066 }
1067
1068 /* Compute the flash size */
1069 flash->shift = (flash->dual_flash & SF_DUAL_PARALLEL_FLASH) ? 1 : 0;
1070 /*
1071 * The Spansion S25FL032P and S25FL064P have 256b pages, yet use the
1072 * 0x4d00 Extended JEDEC code. The rest of the Spansion flashes with
1073 * the 0x4d00 Extended JEDEC code have 512b pages. All of the others
1074 * have 256b pages.
1075 */
1076 if (ext_jedec == 0x4d00) {
1077 if ((jedec == 0x0215) || (jedec == 0x216))
1078 flash->page_size = 256;
1079 else
1080 flash->page_size = 512;
1081 } else {
1082 flash->page_size = 256;
1083 }
1084 flash->page_size <<= flash->shift;
1085 flash->sector_size = params->sector_size << flash->shift;
1086 flash->size = flash->sector_size * params->nr_sectors << flash->shift;
1087#ifdef CONFIG_SF_DUAL_FLASH
1088 if (flash->dual_flash & SF_DUAL_STACKED_FLASH)
1089 flash->size <<= 1;
1090#endif
1091
1092 /* Compute erase sector and command */
1093 if (params->flags & SECT_4K) {
1094 flash->erase_cmd = CMD_ERASE_4K;
1095 flash->erase_size = 4096 << flash->shift;
1096 } else if (params->flags & SECT_32K) {
1097 flash->erase_cmd = CMD_ERASE_32K;
1098 flash->erase_size = 32768 << flash->shift;
1099 } else {
1100 flash->erase_cmd = CMD_ERASE_64K;
1101 flash->erase_size = flash->sector_size;
1102 }
1103
1104 /* Now erase size becomes valid sector size */
1105 flash->sector_size = flash->erase_size;
1106
1107 /* Look for the fastest read cmd */
Jagan Teki155c19f2015-12-16 15:24:24 +05301108 cmd = fls(params->e_rd_cmd & spi->mode_rx);
Jagan Tekie6401d82015-12-11 21:36:34 +05301109 if (cmd) {
1110 cmd = spi_read_cmds_array[cmd - 1];
1111 flash->read_cmd = cmd;
1112 } else {
1113 /* Go for default supported read cmd */
1114 flash->read_cmd = CMD_READ_ARRAY_FAST;
1115 }
1116
1117 /* Not require to look for fastest only two write cmds yet */
Jagan Teki71331b32015-12-13 20:12:45 +05301118 if (params->flags & WR_QPP && spi->mode & SPI_TX_QUAD)
Jagan Tekie6401d82015-12-11 21:36:34 +05301119 flash->write_cmd = CMD_QUAD_PAGE_PROGRAM;
1120 else
1121 /* Go for default supported write cmd */
1122 flash->write_cmd = CMD_PAGE_PROGRAM;
1123
1124 /* Set the quad enable bit - only for quad commands */
1125 if ((flash->read_cmd == CMD_READ_QUAD_OUTPUT_FAST) ||
1126 (flash->read_cmd == CMD_READ_QUAD_IO_FAST) ||
1127 (flash->write_cmd == CMD_QUAD_PAGE_PROGRAM)) {
Jagan Teki7fd4fd62015-12-13 23:04:46 +05301128 ret = set_quad_mode(flash, idcode[0]);
Jagan Tekie6401d82015-12-11 21:36:34 +05301129 if (ret) {
1130 debug("SF: Fail to set QEB for %02x\n", idcode[0]);
1131 return -EINVAL;
1132 }
1133 }
1134
1135 /* Read dummy_byte: dummy byte is determined based on the
1136 * dummy cycles of a particular command.
1137 * Fast commands - dummy_byte = dummy_cycles/8
1138 * I/O commands- dummy_byte = (dummy_cycles * no.of lines)/8
1139 * For I/O commands except cmd[0] everything goes on no.of lines
1140 * based on particular command but incase of fast commands except
1141 * data all go on single line irrespective of command.
1142 */
1143 switch (flash->read_cmd) {
1144 case CMD_READ_QUAD_IO_FAST:
1145 flash->dummy_byte = 2;
1146 break;
1147 case CMD_READ_ARRAY_SLOW:
1148 flash->dummy_byte = 0;
1149 break;
1150 default:
1151 flash->dummy_byte = 1;
1152 }
1153
1154#ifdef CONFIG_SPI_FLASH_STMICRO
1155 if (params->flags & E_FSR)
1156 flash->flags |= SNOR_F_USE_FSR;
1157#endif
1158
1159 /* Configure the BAR - discover bank cmds and read current bank */
1160#ifdef CONFIG_SPI_FLASH_BAR
Jagan Tekidc8ce0f2015-09-29 22:29:33 +05301161 ret = spi_flash_read_bar(flash, idcode[0]);
Jagan Tekie6401d82015-12-11 21:36:34 +05301162 if (ret < 0)
1163 return ret;
1164#endif
1165
1166#if CONFIG_IS_ENABLED(OF_CONTROL)
1167 ret = spi_flash_decode_fdt(gd->fdt_blob, flash);
1168 if (ret) {
1169 debug("SF: FDT decode error\n");
1170 return -EINVAL;
1171 }
1172#endif
1173
1174#ifndef CONFIG_SPL_BUILD
1175 printf("SF: Detected %s with page size ", flash->name);
1176 print_size(flash->page_size, ", erase size ");
1177 print_size(flash->erase_size, ", total ");
1178 print_size(flash->size, "");
1179 if (flash->memory_map)
1180 printf(", mapped at %p", flash->memory_map);
1181 puts("\n");
1182#endif
1183
1184#ifndef CONFIG_SPI_FLASH_BAR
1185 if (((flash->dual_flash == SF_SINGLE_FLASH) &&
1186 (flash->size > SPI_FLASH_16MB_BOUN)) ||
1187 ((flash->dual_flash > SF_SINGLE_FLASH) &&
1188 (flash->size > SPI_FLASH_16MB_BOUN << 1))) {
1189 puts("SF: Warning - Only lower 16MiB accessible,");
1190 puts(" Full access #define CONFIG_SPI_FLASH_BAR\n");
1191 }
1192#endif
1193
1194 return ret;
1195}