blob: d24cfce8b3b9a0c700ce38f32a1c28dd99c83417 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shengzhou Liu49912402014-11-24 17:11:56 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Rajesh Bhagataec38012021-11-09 16:30:38 +05304 * Copyright 2020-2021 NXP
Shengzhou Liu49912402014-11-24 17:11:56 +08005 */
6
7/*
8 * T1024/T1023 RDB board configuration file
9 */
10
11#ifndef __T1024RDB_H
12#define __T1024RDB_H
13
Simon Glassfb64e362020-05-10 11:40:09 -060014#include <linux/stringify.h>
15
Shengzhou Liu49912402014-11-24 17:11:56 +080016/* High Level Configuration Options */
Shengzhou Liu49912402014-11-24 17:11:56 +080017#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Shengzhou Liu49912402014-11-24 17:11:56 +080018#define CONFIG_ENABLE_36BIT_PHYS
19
Shengzhou Liu49912402014-11-24 17:11:56 +080020#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080021#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Shengzhou Liu49912402014-11-24 17:11:56 +080022
Shengzhou Liu49912402014-11-24 17:11:56 +080023/* support deep sleep */
York Sun7d29dd62016-11-18 13:01:34 -080024#ifdef CONFIG_ARCH_T1024
Shengzhou Liu49912402014-11-24 17:11:56 +080025#define CONFIG_DEEP_SLEEP
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +080026#endif
Shengzhou Liu49912402014-11-24 17:11:56 +080027
28#ifdef CONFIG_RAMBOOT_PBL
Shengzhou Liu49912402014-11-24 17:11:56 +080029#define CONFIG_SPL_FLUSH_IMAGE
Shengzhou Liu49912402014-11-24 17:11:56 +080030#define CONFIG_SPL_PAD_TO 0x40000
31#define CONFIG_SPL_MAX_SIZE 0x28000
32#define RESET_VECTOR_OFFSET 0x27FFC
33#define BOOT_PAGE_OFFSET 0x27000
34#ifdef CONFIG_SPL_BUILD
35#define CONFIG_SPL_SKIP_RELOCATE
36#define CONFIG_SPL_COMMON_INIT_DDR
37#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Shengzhou Liu49912402014-11-24 17:11:56 +080038#endif
39
Miquel Raynald0935362019-10-03 19:50:03 +020040#ifdef CONFIG_MTD_RAW_NAND
Shengzhou Liu49912402014-11-24 17:11:56 +080041#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
tang yuantian8dc02f32014-12-17 15:42:54 +080042#define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
43#define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
Shengzhou Liu49912402014-11-24 17:11:56 +080044#endif
45
46#ifdef CONFIG_SPIFLASH
tang yuantian8dc02f32014-12-17 15:42:54 +080047#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Shengzhou Liu49912402014-11-24 17:11:56 +080048#define CONFIG_SPL_SPI_FLASH_MINIMAL
49#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
tang yuantian8dc02f32014-12-17 15:42:54 +080050#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
51#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
Shengzhou Liu49912402014-11-24 17:11:56 +080052#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Shengzhou Liu49912402014-11-24 17:11:56 +080053#ifndef CONFIG_SPL_BUILD
54#define CONFIG_SYS_MPC85XX_NO_RESETVEC
55#endif
Shengzhou Liu49912402014-11-24 17:11:56 +080056#endif
57
58#ifdef CONFIG_SDCARD
tang yuantian8dc02f32014-12-17 15:42:54 +080059#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Shengzhou Liu49912402014-11-24 17:11:56 +080060#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
tang yuantian8dc02f32014-12-17 15:42:54 +080061#define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
62#define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
Shengzhou Liu49912402014-11-24 17:11:56 +080063#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Shengzhou Liu49912402014-11-24 17:11:56 +080064#ifndef CONFIG_SPL_BUILD
65#define CONFIG_SYS_MPC85XX_NO_RESETVEC
66#endif
Shengzhou Liu49912402014-11-24 17:11:56 +080067#endif
68
69#endif /* CONFIG_RAMBOOT_PBL */
70
Shengzhou Liu49912402014-11-24 17:11:56 +080071#ifndef CONFIG_RESET_VECTOR_ADDRESS
72#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
73#endif
74
Shengzhou Liu49912402014-11-24 17:11:56 +080075/* PCIe Boot - Master */
76#define CONFIG_SRIO_PCIE_BOOT_MASTER
77/*
78 * for slave u-boot IMAGE instored in master memory space,
79 * PHYS must be aligned based on the SIZE
80 */
81#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
82#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
83#ifdef CONFIG_PHYS_64BIT
84#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
85#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
86#else
87#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
88#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
89#endif
90/*
91 * for slave UCODE and ENV instored in master memory space,
92 * PHYS must be aligned based on the SIZE
93 */
94#ifdef CONFIG_PHYS_64BIT
95#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
96#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
97#else
98#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
99#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0xffe00000
100#endif
101#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
102/* slave core release by master*/
103#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
104#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
105
106/* PCIe Boot - Slave */
107#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
108#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
109#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
110 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
111/* Set 1M boot space for PCIe boot */
112#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
113#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
114 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
115#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shengzhou Liu49912402014-11-24 17:11:56 +0800116#endif
117
Shengzhou Liu49912402014-11-24 17:11:56 +0800118/*
119 * These can be toggled for performance analysis, otherwise use default.
120 */
121#define CONFIG_SYS_CACHE_STASHING
122#define CONFIG_BACKSIDE_L2_CACHE
123#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
124#define CONFIG_BTB /* toggle branch predition */
Shengzhou Liu49912402014-11-24 17:11:56 +0800125#ifdef CONFIG_DDR_ECC
Shengzhou Liu49912402014-11-24 17:11:56 +0800126#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
127#endif
128
Shengzhou Liu49912402014-11-24 17:11:56 +0800129/*
130 * Config the L3 Cache as L3 SRAM
131 */
132#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
133#define CONFIG_SYS_L3_SIZE (256 << 10)
134#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
Tom Rini5cd7ece2019-11-18 20:02:10 -0500135#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Shengzhou Liu49912402014-11-24 17:11:56 +0800136#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
137#define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
138#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Shengzhou Liu49912402014-11-24 17:11:56 +0800139
140#ifdef CONFIG_PHYS_64BIT
141#define CONFIG_SYS_DCSRBAR 0xf0000000
142#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
143#endif
144
145/* EEPROM */
Shengzhou Liu49912402014-11-24 17:11:56 +0800146#define CONFIG_SYS_I2C_EEPROM_NXID
147#define CONFIG_SYS_EEPROM_BUS_NUM 0
Shengzhou Liu49912402014-11-24 17:11:56 +0800148
149/*
150 * DDR Setup
151 */
152#define CONFIG_VERY_BIG_RAM
153#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
154#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
155#define CONFIG_DIMM_SLOTS_PER_CTLR 1
156#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
York Sunf9a03632016-12-28 08:43:34 -0800157#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu49912402014-11-24 17:11:56 +0800158#define CONFIG_SYS_SPD_BUS_NUM 0
159#define SPD_EEPROM_ADDRESS 0x51
Shengzhou Liu49912402014-11-24 17:11:56 +0800160#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
York Sun940ee4a2016-12-28 08:43:33 -0800161#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800162#define CONFIG_SYS_DDR_RAW_TIMING
163#define CONFIG_SYS_SDRAM_SIZE 2048
164#endif
Shengzhou Liu49912402014-11-24 17:11:56 +0800165
166/*
167 * IFC Definitions
168 */
169#define CONFIG_SYS_FLASH_BASE 0xe8000000
170#ifdef CONFIG_PHYS_64BIT
171#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
172#else
173#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
174#endif
175
176#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
177#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
178 CSPR_PORT_SIZE_16 | \
179 CSPR_MSEL_NOR | \
180 CSPR_V)
181#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
182
183/* NOR Flash Timing Params */
York Sunf9a03632016-12-28 08:43:34 -0800184#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu49912402014-11-24 17:11:56 +0800185#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
York Sun940ee4a2016-12-28 08:43:33 -0800186#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liu0a197892015-06-17 16:37:01 +0800187#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(0) | \
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800188 CSOR_NAND_TRHZ_80 | CSOR_NOR_ADM_SHFT_MODE_EN)
189#endif
Shengzhou Liu49912402014-11-24 17:11:56 +0800190#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
191 FTIM0_NOR_TEADC(0x5) | \
192 FTIM0_NOR_TEAHC(0x5))
193#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
194 FTIM1_NOR_TRAD_NOR(0x1A) |\
195 FTIM1_NOR_TSEQRAD_NOR(0x13))
196#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
197 FTIM2_NOR_TCH(0x4) | \
198 FTIM2_NOR_TWPH(0x0E) | \
199 FTIM2_NOR_TWP(0x1c))
200#define CONFIG_SYS_NOR_FTIM3 0x0
201
202#define CONFIG_SYS_FLASH_QUIET_TEST
203#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
204
Shengzhou Liu49912402014-11-24 17:11:56 +0800205#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
206#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
207#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
208
209#define CONFIG_SYS_FLASH_EMPTY_INFO
210#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
211
York Sunf9a03632016-12-28 08:43:34 -0800212#ifdef CONFIG_TARGET_T1024RDB
Shengzhou Liu49912402014-11-24 17:11:56 +0800213/* CPLD on IFC */
214#define CONFIG_SYS_CPLD_BASE 0xffdf0000
215#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
216#define CONFIG_SYS_CSPR2_EXT (0xf)
217#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
218 | CSPR_PORT_SIZE_8 \
219 | CSPR_MSEL_GPCM \
220 | CSPR_V)
221#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
222#define CONFIG_SYS_CSOR2 0x0
223
224/* CPLD Timing parameters for IFC CS2 */
225#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
226 FTIM0_GPCM_TEADC(0x0e) | \
227 FTIM0_GPCM_TEAHC(0x0e))
228#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
229 FTIM1_GPCM_TRAD(0x1f))
230#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
231 FTIM2_GPCM_TCH(0x8) | \
232 FTIM2_GPCM_TWP(0x1f))
233#define CONFIG_SYS_CS2_FTIM3 0x0
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800234#endif
Shengzhou Liu49912402014-11-24 17:11:56 +0800235
236/* NAND Flash on IFC */
Shengzhou Liu49912402014-11-24 17:11:56 +0800237#define CONFIG_SYS_NAND_BASE 0xff800000
238#ifdef CONFIG_PHYS_64BIT
239#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
240#else
241#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
242#endif
243#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
244#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
245 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
246 | CSPR_MSEL_NAND /* MSEL = NAND */ \
247 | CSPR_V)
248#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
249
York Sunf9a03632016-12-28 08:43:34 -0800250#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu49912402014-11-24 17:11:56 +0800251#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
252 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
253 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
254 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
255 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
256 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
257 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
York Sun940ee4a2016-12-28 08:43:33 -0800258#elif defined(CONFIG_TARGET_T1023RDB)
Jaiprakash Singhc4e609f2015-05-22 15:21:07 +0530259#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
260 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
261 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800262 | CSOR_NAND_RAL_3 /* RAL 3Bytes */ \
263 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
264 | CSOR_NAND_SPRZ_128 /* Spare size = 128 */ \
265 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800266#endif
Shengzhou Liu49912402014-11-24 17:11:56 +0800267
Shengzhou Liu49912402014-11-24 17:11:56 +0800268/* ONFI NAND Flash mode0 Timing Params */
269#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
270 FTIM0_NAND_TWP(0x18) | \
271 FTIM0_NAND_TWCHT(0x07) | \
272 FTIM0_NAND_TWH(0x0a))
273#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
274 FTIM1_NAND_TWBE(0x39) | \
275 FTIM1_NAND_TRR(0x0e) | \
276 FTIM1_NAND_TRP(0x18))
277#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
278 FTIM2_NAND_TREH(0x0a) | \
279 FTIM2_NAND_TWHRE(0x1e))
280#define CONFIG_SYS_NAND_FTIM3 0x0
281
282#define CONFIG_SYS_NAND_DDR_LAW 11
283#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
284#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shengzhou Liu49912402014-11-24 17:11:56 +0800285
Miquel Raynald0935362019-10-03 19:50:03 +0200286#if defined(CONFIG_MTD_RAW_NAND)
Shengzhou Liu49912402014-11-24 17:11:56 +0800287#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
288#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
289#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
290#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
291#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
292#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
293#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
294#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
295#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
296#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
297#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
298#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
299#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
300#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
301#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
302#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
303#else
304#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
305#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
306#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
307#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
308#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
309#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
310#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
311#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
312#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
313#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
314#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
315#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
316#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
317#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
318#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
319#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
320#endif
321
322#ifdef CONFIG_SPL_BUILD
323#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
324#else
325#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
326#endif
327
328#if defined(CONFIG_RAMBOOT_PBL)
329#define CONFIG_SYS_RAMBOOT
330#endif
331
Shengzhou Liu49912402014-11-24 17:11:56 +0800332#define CONFIG_HWCONFIG
333
334/* define to use L1 as initial stack */
335#define CONFIG_L1_INIT_RAM
336#define CONFIG_SYS_INIT_RAM_LOCK
337#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
338#ifdef CONFIG_PHYS_64BIT
339#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700340#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liu49912402014-11-24 17:11:56 +0800341/* The assembler doesn't like typecast */
342#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
343 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
344 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
345#else
York Sunee7b4832015-08-17 13:31:51 -0700346#define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */
Shengzhou Liu49912402014-11-24 17:11:56 +0800347#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
348#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
349#endif
350#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
351
352#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
353 GENERATED_GBL_DATA_SIZE)
354#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
355
356#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Shengzhou Liu49912402014-11-24 17:11:56 +0800357
358/* Serial Port */
Shengzhou Liu49912402014-11-24 17:11:56 +0800359#define CONFIG_SYS_NS16550_SERIAL
360#define CONFIG_SYS_NS16550_REG_SIZE 1
361#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
362
363#define CONFIG_SYS_BAUDRATE_TABLE \
364 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
365
366#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
367#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
368#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
369#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Shengzhou Liu49912402014-11-24 17:11:56 +0800370
Shengzhou Liu49912402014-11-24 17:11:56 +0800371/* Video */
372#undef CONFIG_FSL_DIU_FB /* RDB doesn't support DIU */
373#ifdef CONFIG_FSL_DIU_FB
374#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
Shengzhou Liu49912402014-11-24 17:11:56 +0800375#define CONFIG_VIDEO_BMP_LOGO
376#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
377/*
378 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
379 * disable empty flash sector detection, which is I/O-intensive.
380 */
381#undef CONFIG_SYS_FLASH_EMPTY_INFO
382#endif
383
Shengzhou Liu49912402014-11-24 17:11:56 +0800384/* I2C */
Shengzhou Liu49912402014-11-24 17:11:56 +0800385
Shengzhou Liu0a197892015-06-17 16:37:01 +0800386#define I2C_PCA6408_BUS_NUM 1
387#define I2C_PCA6408_ADDR 0x20
Shengzhou Liu49912402014-11-24 17:11:56 +0800388
389/* I2C bus multiplexer */
390#define I2C_MUX_CH_DEFAULT 0x8
391
392/*
393 * RTC configuration
394 */
395#define RTC
396#define CONFIG_RTC_DS1337 1
397#define CONFIG_SYS_I2C_RTC_ADDR 0x68
398
399/*
400 * eSPI - Enhanced SPI
401 */
Shengzhou Liu49912402014-11-24 17:11:56 +0800402
403/*
404 * General PCIe
405 * Memory space is mapped 1-1, but I/O space must start from 0.
406 */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400407#define CONFIG_PCIE1 /* PCIE controller 1 */
408#define CONFIG_PCIE2 /* PCIE controller 2 */
409#define CONFIG_PCIE3 /* PCIE controller 3 */
Shengzhou Liu49912402014-11-24 17:11:56 +0800410
411#ifdef CONFIG_PCI
412/* controller 1, direct to uli, tgtid 3, Base address 20000 */
413#ifdef CONFIG_PCIE1
414#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Shengzhou Liu49912402014-11-24 17:11:56 +0800415#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Shengzhou Liu49912402014-11-24 17:11:56 +0800416#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Shengzhou Liu49912402014-11-24 17:11:56 +0800417#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Shengzhou Liu49912402014-11-24 17:11:56 +0800418#endif
419
420/* controller 2, Slot 2, tgtid 2, Base address 201000 */
421#ifdef CONFIG_PCIE2
422#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
Shengzhou Liu49912402014-11-24 17:11:56 +0800423#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
Shengzhou Liu49912402014-11-24 17:11:56 +0800424#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Shengzhou Liu49912402014-11-24 17:11:56 +0800425#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Shengzhou Liu49912402014-11-24 17:11:56 +0800426#endif
427
428/* controller 3, Slot 1, tgtid 1, Base address 202000 */
429#ifdef CONFIG_PCIE3
430#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Shengzhou Liu49912402014-11-24 17:11:56 +0800431#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
Shengzhou Liu49912402014-11-24 17:11:56 +0800432#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Shengzhou Liu49912402014-11-24 17:11:56 +0800433#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Shengzhou Liu49912402014-11-24 17:11:56 +0800434#endif
Hou Zhiqiang38a02b52019-08-27 11:03:34 +0000435
Shengzhou Liu49912402014-11-24 17:11:56 +0800436#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Shengzhou Liu49912402014-11-24 17:11:56 +0800437#endif /* CONFIG_PCI */
438
439/*
440 * USB
441 */
442#define CONFIG_HAS_FSL_DR_USB
443
444#ifdef CONFIG_HAS_FSL_DR_USB
Shengzhou Liu49912402014-11-24 17:11:56 +0800445#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Shengzhou Liu49912402014-11-24 17:11:56 +0800446#endif
447
448/*
449 * SDHC
450 */
Shengzhou Liu49912402014-11-24 17:11:56 +0800451#ifdef CONFIG_MMC
Shengzhou Liu49912402014-11-24 17:11:56 +0800452#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Shengzhou Liu49912402014-11-24 17:11:56 +0800453#endif
454
455/* Qman/Bman */
456#ifndef CONFIG_NOBQFMAN
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500457#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Shengzhou Liu49912402014-11-24 17:11:56 +0800458#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
459#ifdef CONFIG_PHYS_64BIT
460#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
461#else
462#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
463#endif
464#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500465#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
466#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
467#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
468#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
469#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
470 CONFIG_SYS_BMAN_CENA_SIZE)
471#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
472#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500473#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Shengzhou Liu49912402014-11-24 17:11:56 +0800474#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
475#ifdef CONFIG_PHYS_64BIT
476#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
477#else
478#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
479#endif
480#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500481#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
482#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
483#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
484#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
485#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
486 CONFIG_SYS_QMAN_CENA_SIZE)
487#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
488#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liu49912402014-11-24 17:11:56 +0800489
490#define CONFIG_SYS_DPAA_FMAN
491
Shengzhou Liu49912402014-11-24 17:11:56 +0800492#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
493#endif /* CONFIG_NOBQFMAN */
494
495#ifdef CONFIG_SYS_DPAA_FMAN
York Sunf9a03632016-12-28 08:43:34 -0800496#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu49912402014-11-24 17:11:56 +0800497#define RGMII_PHY1_ADDR 0x2
498#define RGMII_PHY2_ADDR 0x6
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800499#define SGMII_AQR_PHY_ADDR 0x2
Shengzhou Liu49912402014-11-24 17:11:56 +0800500#define FM1_10GEC1_PHY_ADDR 0x1
York Sun940ee4a2016-12-28 08:43:33 -0800501#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800502#define RGMII_PHY1_ADDR 0x1
503#define SGMII_RTK_PHY_ADDR 0x3
504#define SGMII_AQR_PHY_ADDR 0x2
505#endif
Shengzhou Liu49912402014-11-24 17:11:56 +0800506#endif
507
508#ifdef CONFIG_FMAN_ENET
Shengzhou Liu49912402014-11-24 17:11:56 +0800509#define CONFIG_ETHPRIME "FM1@DTSEC4"
Shengzhou Liu49912402014-11-24 17:11:56 +0800510#endif
511
512/*
513 * Dynamic MTD Partition support with mtdparts
514 */
Shengzhou Liu49912402014-11-24 17:11:56 +0800515
516/*
517 * Environment
518 */
519#define CONFIG_LOADS_ECHO /* echo on for serial download */
520#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
521
522/*
Shengzhou Liu49912402014-11-24 17:11:56 +0800523 * Miscellaneous configurable options
524 */
Shengzhou Liu49912402014-11-24 17:11:56 +0800525
526/*
527 * For booting Linux, the board info and command line data
528 * have to be in the first 64 MB of memory, since this is
529 * the maximum mapped by the Linux kernel during initialization.
530 */
531#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
532#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
533
Shengzhou Liu49912402014-11-24 17:11:56 +0800534/*
535 * Environment Configuration
536 */
537#define CONFIG_ROOTPATH "/opt/nfsroot"
538#define CONFIG_BOOTFILE "uImage"
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800539#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Shengzhou Liu49912402014-11-24 17:11:56 +0800540#define __USB_PHY_TYPE utmi
541
York Sun7d29dd62016-11-18 13:01:34 -0800542#ifdef CONFIG_ARCH_T1024
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800543#define CONFIG_BOARDNAME t1024rdb
544#define BANK_INTLV cs0_cs1
Shengzhou Liu49912402014-11-24 17:11:56 +0800545#else
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800546#define CONFIG_BOARDNAME t1023rdb
547#define BANK_INTLV null
Shengzhou Liu49912402014-11-24 17:11:56 +0800548#endif
549
550#define CONFIG_EXTRA_ENV_SETTINGS \
551 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800552 "bank_intlv=" __stringify(BANK_INTLV) "\0" \
Shengzhou Liu49912402014-11-24 17:11:56 +0800553 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
554 "ramdiskfile=" __stringify(CONFIG_BOARDNAME) "/ramdisk.uboot\0" \
555 "fdtfile=" __stringify(CONFIG_BOARDNAME) "/" \
556 __stringify(CONFIG_BOARDNAME) ".dtb\0" \
557 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
558 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
559 "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
560 "netdev=eth0\0" \
561 "tftpflash=tftpboot $loadaddr $uboot && " \
562 "protect off $ubootaddr +$filesize && " \
563 "erase $ubootaddr +$filesize && " \
564 "cp.b $loadaddr $ubootaddr $filesize && " \
565 "protect on $ubootaddr +$filesize && " \
566 "cmp.b $loadaddr $ubootaddr $filesize\0" \
567 "consoledev=ttyS0\0" \
568 "ramdiskaddr=2000000\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500569 "fdtaddr=1e00000\0" \
Shengzhou Liu49912402014-11-24 17:11:56 +0800570 "bdev=sda3\0"
571
Shengzhou Liu49912402014-11-24 17:11:56 +0800572#include <asm/fsl_secure_boot.h>
Aneesh Bansal962021a2016-01-22 16:37:22 +0530573
Shengzhou Liu49912402014-11-24 17:11:56 +0800574#endif /* __T1024RDB_H */