blob: 36eba4ec2cc3d0dede10f74bbafeda735cf7b263 [file] [log] [blame]
Shengzhou Liu49912402014-11-24 17:11:56 +08001/*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7/*
8 * T1024/T1023 RDB board configuration file
9 */
10
11#ifndef __T1024RDB_H
12#define __T1024RDB_H
13
14/* High Level Configuration Options */
Shengzhou Liu49912402014-11-24 17:11:56 +080015#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
16#define CONFIG_MP /* support multiple processors */
Shengzhou Liu49912402014-11-24 17:11:56 +080017#define CONFIG_ENABLE_36BIT_PHYS
18
19#ifdef CONFIG_PHYS_64BIT
20#define CONFIG_ADDR_MAP 1
21#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
22#endif
23
24#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080025#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Shengzhou Liu49912402014-11-24 17:11:56 +080026#define CONFIG_FSL_IFC /* Enable IFC Support */
27
Shengzhou Liu49912402014-11-24 17:11:56 +080028#define CONFIG_ENV_OVERWRITE
29
Aneesh Bansal962021a2016-01-22 16:37:22 +053030#define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
31
Shengzhou Liu49912402014-11-24 17:11:56 +080032/* support deep sleep */
York Sun7d29dd62016-11-18 13:01:34 -080033#ifdef CONFIG_ARCH_T1024
Shengzhou Liu49912402014-11-24 17:11:56 +080034#define CONFIG_DEEP_SLEEP
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +080035#endif
tang yuantian8dc02f32014-12-17 15:42:54 +080036#if defined(CONFIG_DEEP_SLEEP)
tang yuantian8dc02f32014-12-17 15:42:54 +080037#define CONFIG_BOARD_EARLY_INIT_F
38#endif
Shengzhou Liu49912402014-11-24 17:11:56 +080039
40#ifdef CONFIG_RAMBOOT_PBL
41#define CONFIG_SYS_FSL_PBL_PBI board/freescale/t102xrdb/t1024_pbi.cfg
Shengzhou Liu49912402014-11-24 17:11:56 +080042#define CONFIG_SPL_FLUSH_IMAGE
43#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
tang yuantian8dc02f32014-12-17 15:42:54 +080044#define CONFIG_SYS_TEXT_BASE 0x30001000
Shengzhou Liu49912402014-11-24 17:11:56 +080045#define CONFIG_SPL_TEXT_BASE 0xFFFD8000
46#define CONFIG_SPL_PAD_TO 0x40000
47#define CONFIG_SPL_MAX_SIZE 0x28000
48#define RESET_VECTOR_OFFSET 0x27FFC
49#define BOOT_PAGE_OFFSET 0x27000
50#ifdef CONFIG_SPL_BUILD
51#define CONFIG_SPL_SKIP_RELOCATE
52#define CONFIG_SPL_COMMON_INIT_DDR
53#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
54#define CONFIG_SYS_NO_FLASH
55#endif
56
57#ifdef CONFIG_NAND
Shengzhou Liu49912402014-11-24 17:11:56 +080058#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
tang yuantian8dc02f32014-12-17 15:42:54 +080059#define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
60#define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
Shengzhou Liu49912402014-11-24 17:11:56 +080061#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
62#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
York Sunf9a03632016-12-28 08:43:34 -080063#if defined(CONFIG_TARGET_T1024RDB)
Zhao Qiang55107dc2016-09-08 12:55:32 +080064#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_nand_rcw.cfg
York Sun940ee4a2016-12-28 08:43:33 -080065#elif defined(CONFIG_TARGET_T1023RDB)
Zhao Qiang55107dc2016-09-08 12:55:32 +080066#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_nand_rcw.cfg
67#endif
Shengzhou Liu49912402014-11-24 17:11:56 +080068#define CONFIG_SPL_NAND_BOOT
69#endif
70
71#ifdef CONFIG_SPIFLASH
tang yuantian8dc02f32014-12-17 15:42:54 +080072#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Shengzhou Liu49912402014-11-24 17:11:56 +080073#define CONFIG_SPL_SPI_FLASH_MINIMAL
74#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
tang yuantian8dc02f32014-12-17 15:42:54 +080075#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
76#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
Shengzhou Liu49912402014-11-24 17:11:56 +080077#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
78#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
79#ifndef CONFIG_SPL_BUILD
80#define CONFIG_SYS_MPC85XX_NO_RESETVEC
81#endif
York Sunf9a03632016-12-28 08:43:34 -080082#if defined(CONFIG_TARGET_T1024RDB)
Zhao Qiang55107dc2016-09-08 12:55:32 +080083#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_spi_rcw.cfg
York Sun940ee4a2016-12-28 08:43:33 -080084#elif defined(CONFIG_TARGET_T1023RDB)
Zhao Qiang55107dc2016-09-08 12:55:32 +080085#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_spi_rcw.cfg
86#endif
Shengzhou Liu49912402014-11-24 17:11:56 +080087#define CONFIG_SPL_SPI_BOOT
88#endif
89
90#ifdef CONFIG_SDCARD
tang yuantian8dc02f32014-12-17 15:42:54 +080091#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Shengzhou Liu49912402014-11-24 17:11:56 +080092#define CONFIG_SPL_MMC_MINIMAL
93#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
tang yuantian8dc02f32014-12-17 15:42:54 +080094#define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
95#define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
Shengzhou Liu49912402014-11-24 17:11:56 +080096#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
97#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
98#ifndef CONFIG_SPL_BUILD
99#define CONFIG_SYS_MPC85XX_NO_RESETVEC
100#endif
York Sunf9a03632016-12-28 08:43:34 -0800101#if defined(CONFIG_TARGET_T1024RDB)
Zhao Qiang55107dc2016-09-08 12:55:32 +0800102#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_sd_rcw.cfg
York Sun940ee4a2016-12-28 08:43:33 -0800103#elif defined(CONFIG_TARGET_T1023RDB)
Zhao Qiang55107dc2016-09-08 12:55:32 +0800104#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_sd_rcw.cfg
105#endif
Shengzhou Liu49912402014-11-24 17:11:56 +0800106#define CONFIG_SPL_MMC_BOOT
107#endif
108
109#endif /* CONFIG_RAMBOOT_PBL */
110
111#ifndef CONFIG_SYS_TEXT_BASE
112#define CONFIG_SYS_TEXT_BASE 0xeff40000
113#endif
114
115#ifndef CONFIG_RESET_VECTOR_ADDRESS
116#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
117#endif
118
119#ifndef CONFIG_SYS_NO_FLASH
120#define CONFIG_FLASH_CFI_DRIVER
121#define CONFIG_SYS_FLASH_CFI
122#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
123#endif
124
125/* PCIe Boot - Master */
126#define CONFIG_SRIO_PCIE_BOOT_MASTER
127/*
128 * for slave u-boot IMAGE instored in master memory space,
129 * PHYS must be aligned based on the SIZE
130 */
131#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
132#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
133#ifdef CONFIG_PHYS_64BIT
134#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
135#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
136#else
137#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
138#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
139#endif
140/*
141 * for slave UCODE and ENV instored in master memory space,
142 * PHYS must be aligned based on the SIZE
143 */
144#ifdef CONFIG_PHYS_64BIT
145#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
146#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
147#else
148#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
149#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0xffe00000
150#endif
151#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
152/* slave core release by master*/
153#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
154#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
155
156/* PCIe Boot - Slave */
157#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
158#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
159#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
160 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
161/* Set 1M boot space for PCIe boot */
162#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
163#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
164 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
165#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
166#define CONFIG_SYS_NO_FLASH
167#endif
168
169#if defined(CONFIG_SPIFLASH)
170#define CONFIG_SYS_EXTRA_ENV_RELOC
171#define CONFIG_ENV_IS_IN_SPI_FLASH
172#define CONFIG_ENV_SPI_BUS 0
173#define CONFIG_ENV_SPI_CS 0
174#define CONFIG_ENV_SPI_MAX_HZ 10000000
175#define CONFIG_ENV_SPI_MODE 0
176#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
177#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
York Sunf9a03632016-12-28 08:43:34 -0800178#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu49912402014-11-24 17:11:56 +0800179#define CONFIG_ENV_SECT_SIZE 0x10000
York Sun940ee4a2016-12-28 08:43:33 -0800180#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800181#define CONFIG_ENV_SECT_SIZE 0x40000
182#endif
Shengzhou Liu49912402014-11-24 17:11:56 +0800183#elif defined(CONFIG_SDCARD)
184#define CONFIG_SYS_EXTRA_ENV_RELOC
185#define CONFIG_ENV_IS_IN_MMC
186#define CONFIG_SYS_MMC_ENV_DEV 0
187#define CONFIG_ENV_SIZE 0x2000
188#define CONFIG_ENV_OFFSET (512 * 0x800)
189#elif defined(CONFIG_NAND)
190#define CONFIG_SYS_EXTRA_ENV_RELOC
191#define CONFIG_ENV_IS_IN_NAND
192#define CONFIG_ENV_SIZE 0x2000
York Sunf9a03632016-12-28 08:43:34 -0800193#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu49912402014-11-24 17:11:56 +0800194#define CONFIG_ENV_OFFSET (2 * CONFIG_SYS_NAND_BLOCK_SIZE)
York Sun940ee4a2016-12-28 08:43:33 -0800195#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800196#define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
197#endif
Shengzhou Liu49912402014-11-24 17:11:56 +0800198#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
199#define CONFIG_ENV_IS_IN_REMOTE
200#define CONFIG_ENV_ADDR 0xffe20000
201#define CONFIG_ENV_SIZE 0x2000
202#elif defined(CONFIG_ENV_IS_NOWHERE)
203#define CONFIG_ENV_SIZE 0x2000
204#else
205#define CONFIG_ENV_IS_IN_FLASH
206#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
207#define CONFIG_ENV_SIZE 0x2000
208#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
209#endif
210
Shengzhou Liu49912402014-11-24 17:11:56 +0800211#ifndef __ASSEMBLY__
212unsigned long get_board_sys_clk(void);
213unsigned long get_board_ddr_clk(void);
214#endif
215
216#define CONFIG_SYS_CLK_FREQ 100000000
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800217#define CONFIG_DDR_CLK_FREQ 100000000
Shengzhou Liu49912402014-11-24 17:11:56 +0800218
219/*
220 * These can be toggled for performance analysis, otherwise use default.
221 */
222#define CONFIG_SYS_CACHE_STASHING
223#define CONFIG_BACKSIDE_L2_CACHE
224#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
225#define CONFIG_BTB /* toggle branch predition */
226#define CONFIG_DDR_ECC
227#ifdef CONFIG_DDR_ECC
228#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
229#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
230#endif
231
232#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
233#define CONFIG_SYS_MEMTEST_END 0x00400000
234#define CONFIG_SYS_ALT_MEMTEST
235#define CONFIG_PANIC_HANG /* do not reset board on panic */
236
237/*
238 * Config the L3 Cache as L3 SRAM
239 */
240#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
241#define CONFIG_SYS_L3_SIZE (256 << 10)
242#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
243#ifdef CONFIG_RAMBOOT_PBL
244#define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
245#endif
246#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
247#define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
248#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
249#define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
250
251#ifdef CONFIG_PHYS_64BIT
252#define CONFIG_SYS_DCSRBAR 0xf0000000
253#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
254#endif
255
256/* EEPROM */
257#define CONFIG_ID_EEPROM
258#define CONFIG_SYS_I2C_EEPROM_NXID
259#define CONFIG_SYS_EEPROM_BUS_NUM 0
260#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
261#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
262#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
263#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
264
265/*
266 * DDR Setup
267 */
268#define CONFIG_VERY_BIG_RAM
269#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
270#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
271#define CONFIG_DIMM_SLOTS_PER_CTLR 1
272#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800273#define CONFIG_FSL_DDR_INTERACTIVE
York Sunf9a03632016-12-28 08:43:34 -0800274#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu49912402014-11-24 17:11:56 +0800275#define CONFIG_DDR_SPD
Shengzhou Liu49912402014-11-24 17:11:56 +0800276#define CONFIG_SYS_SPD_BUS_NUM 0
277#define SPD_EEPROM_ADDRESS 0x51
Shengzhou Liu49912402014-11-24 17:11:56 +0800278#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
York Sun940ee4a2016-12-28 08:43:33 -0800279#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800280#define CONFIG_SYS_DDR_RAW_TIMING
281#define CONFIG_SYS_SDRAM_SIZE 2048
282#endif
Shengzhou Liu49912402014-11-24 17:11:56 +0800283
284/*
285 * IFC Definitions
286 */
287#define CONFIG_SYS_FLASH_BASE 0xe8000000
288#ifdef CONFIG_PHYS_64BIT
289#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
290#else
291#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
292#endif
293
294#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
295#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
296 CSPR_PORT_SIZE_16 | \
297 CSPR_MSEL_NOR | \
298 CSPR_V)
299#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
300
301/* NOR Flash Timing Params */
York Sunf9a03632016-12-28 08:43:34 -0800302#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu49912402014-11-24 17:11:56 +0800303#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
York Sun940ee4a2016-12-28 08:43:33 -0800304#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liu0a197892015-06-17 16:37:01 +0800305#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(0) | \
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800306 CSOR_NAND_TRHZ_80 | CSOR_NOR_ADM_SHFT_MODE_EN)
307#endif
Shengzhou Liu49912402014-11-24 17:11:56 +0800308#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
309 FTIM0_NOR_TEADC(0x5) | \
310 FTIM0_NOR_TEAHC(0x5))
311#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
312 FTIM1_NOR_TRAD_NOR(0x1A) |\
313 FTIM1_NOR_TSEQRAD_NOR(0x13))
314#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
315 FTIM2_NOR_TCH(0x4) | \
316 FTIM2_NOR_TWPH(0x0E) | \
317 FTIM2_NOR_TWP(0x1c))
318#define CONFIG_SYS_NOR_FTIM3 0x0
319
320#define CONFIG_SYS_FLASH_QUIET_TEST
321#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
322
323#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
324#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
325#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
326#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
327
328#define CONFIG_SYS_FLASH_EMPTY_INFO
329#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
330
York Sunf9a03632016-12-28 08:43:34 -0800331#ifdef CONFIG_TARGET_T1024RDB
Shengzhou Liu49912402014-11-24 17:11:56 +0800332/* CPLD on IFC */
333#define CONFIG_SYS_CPLD_BASE 0xffdf0000
334#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
335#define CONFIG_SYS_CSPR2_EXT (0xf)
336#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
337 | CSPR_PORT_SIZE_8 \
338 | CSPR_MSEL_GPCM \
339 | CSPR_V)
340#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
341#define CONFIG_SYS_CSOR2 0x0
342
343/* CPLD Timing parameters for IFC CS2 */
344#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
345 FTIM0_GPCM_TEADC(0x0e) | \
346 FTIM0_GPCM_TEAHC(0x0e))
347#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
348 FTIM1_GPCM_TRAD(0x1f))
349#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
350 FTIM2_GPCM_TCH(0x8) | \
351 FTIM2_GPCM_TWP(0x1f))
352#define CONFIG_SYS_CS2_FTIM3 0x0
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800353#endif
Shengzhou Liu49912402014-11-24 17:11:56 +0800354
355/* NAND Flash on IFC */
356#define CONFIG_NAND_FSL_IFC
357#define CONFIG_SYS_NAND_BASE 0xff800000
358#ifdef CONFIG_PHYS_64BIT
359#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
360#else
361#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
362#endif
363#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
364#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
365 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
366 | CSPR_MSEL_NAND /* MSEL = NAND */ \
367 | CSPR_V)
368#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
369
York Sunf9a03632016-12-28 08:43:34 -0800370#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu49912402014-11-24 17:11:56 +0800371#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
372 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
373 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
374 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
375 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
376 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
377 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800378#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
York Sun940ee4a2016-12-28 08:43:33 -0800379#elif defined(CONFIG_TARGET_T1023RDB)
Jaiprakash Singhc4e609f2015-05-22 15:21:07 +0530380#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
381 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
382 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800383 | CSOR_NAND_RAL_3 /* RAL 3Bytes */ \
384 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
385 | CSOR_NAND_SPRZ_128 /* Spare size = 128 */ \
386 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
387#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
388#endif
Shengzhou Liu49912402014-11-24 17:11:56 +0800389
390#define CONFIG_SYS_NAND_ONFI_DETECTION
Shengzhou Liu49912402014-11-24 17:11:56 +0800391/* ONFI NAND Flash mode0 Timing Params */
392#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
393 FTIM0_NAND_TWP(0x18) | \
394 FTIM0_NAND_TWCHT(0x07) | \
395 FTIM0_NAND_TWH(0x0a))
396#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
397 FTIM1_NAND_TWBE(0x39) | \
398 FTIM1_NAND_TRR(0x0e) | \
399 FTIM1_NAND_TRP(0x18))
400#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
401 FTIM2_NAND_TREH(0x0a) | \
402 FTIM2_NAND_TWHRE(0x1e))
403#define CONFIG_SYS_NAND_FTIM3 0x0
404
405#define CONFIG_SYS_NAND_DDR_LAW 11
406#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
407#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shengzhou Liu49912402014-11-24 17:11:56 +0800408#define CONFIG_CMD_NAND
409
Shengzhou Liu49912402014-11-24 17:11:56 +0800410#if defined(CONFIG_NAND)
411#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
412#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
413#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
414#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
415#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
416#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
417#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
418#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
419#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
420#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
421#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
422#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
423#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
424#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
425#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
426#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
427#else
428#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
429#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
430#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
431#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
432#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
433#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
434#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
435#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
436#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
437#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
438#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
439#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
440#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
441#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
442#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
443#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
444#endif
445
446#ifdef CONFIG_SPL_BUILD
447#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
448#else
449#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
450#endif
451
452#if defined(CONFIG_RAMBOOT_PBL)
453#define CONFIG_SYS_RAMBOOT
454#endif
455
456#define CONFIG_BOARD_EARLY_INIT_R
457#define CONFIG_MISC_INIT_R
458
459#define CONFIG_HWCONFIG
460
461/* define to use L1 as initial stack */
462#define CONFIG_L1_INIT_RAM
463#define CONFIG_SYS_INIT_RAM_LOCK
464#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
465#ifdef CONFIG_PHYS_64BIT
466#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700467#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liu49912402014-11-24 17:11:56 +0800468/* The assembler doesn't like typecast */
469#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
470 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
471 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
472#else
York Sunee7b4832015-08-17 13:31:51 -0700473#define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */
Shengzhou Liu49912402014-11-24 17:11:56 +0800474#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
475#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
476#endif
477#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
478
479#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
480 GENERATED_GBL_DATA_SIZE)
481#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
482
483#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
484#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
485
486/* Serial Port */
487#define CONFIG_CONS_INDEX 1
Shengzhou Liu49912402014-11-24 17:11:56 +0800488#define CONFIG_SYS_NS16550_SERIAL
489#define CONFIG_SYS_NS16550_REG_SIZE 1
490#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
491
492#define CONFIG_SYS_BAUDRATE_TABLE \
493 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
494
495#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
496#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
497#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
498#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Shengzhou Liu49912402014-11-24 17:11:56 +0800499
Shengzhou Liu49912402014-11-24 17:11:56 +0800500/* Video */
501#undef CONFIG_FSL_DIU_FB /* RDB doesn't support DIU */
502#ifdef CONFIG_FSL_DIU_FB
503#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
Shengzhou Liu49912402014-11-24 17:11:56 +0800504#define CONFIG_CMD_BMP
Shengzhou Liu49912402014-11-24 17:11:56 +0800505#define CONFIG_VIDEO_LOGO
506#define CONFIG_VIDEO_BMP_LOGO
507#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
508/*
509 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
510 * disable empty flash sector detection, which is I/O-intensive.
511 */
512#undef CONFIG_SYS_FLASH_EMPTY_INFO
513#endif
514
Shengzhou Liu49912402014-11-24 17:11:56 +0800515/* I2C */
516#define CONFIG_SYS_I2C
517#define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
518#define CONFIG_SYS_FSL_I2C_SPEED 50000 /* I2C speed in Hz */
519#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
520#define CONFIG_SYS_FSL_I2C2_SPEED 50000 /* I2C speed in Hz */
521#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
522#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
523#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
524
Shengzhou Liu0a197892015-06-17 16:37:01 +0800525#define I2C_PCA6408_BUS_NUM 1
526#define I2C_PCA6408_ADDR 0x20
Shengzhou Liu49912402014-11-24 17:11:56 +0800527
528/* I2C bus multiplexer */
529#define I2C_MUX_CH_DEFAULT 0x8
530
531/*
532 * RTC configuration
533 */
534#define RTC
535#define CONFIG_RTC_DS1337 1
536#define CONFIG_SYS_I2C_RTC_ADDR 0x68
537
538/*
539 * eSPI - Enhanced SPI
540 */
Shengzhou Liu49912402014-11-24 17:11:56 +0800541#define CONFIG_SPI_FLASH_BAR
542#define CONFIG_SF_DEFAULT_SPEED 10000000
543#define CONFIG_SF_DEFAULT_MODE 0
544
545/*
546 * General PCIe
547 * Memory space is mapped 1-1, but I/O space must start from 0.
548 */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400549#define CONFIG_PCIE1 /* PCIE controller 1 */
550#define CONFIG_PCIE2 /* PCIE controller 2 */
551#define CONFIG_PCIE3 /* PCIE controller 3 */
York Suna5b5d882016-11-18 13:11:12 -0800552#ifdef CONFIG_ARCH_T1040
Robert P. J. Daya8099812016-05-03 19:52:49 -0400553#define CONFIG_PCIE4 /* PCIE controller 4 */
Shengzhou Liu49912402014-11-24 17:11:56 +0800554#endif
555#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
556#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
557#define CONFIG_PCI_INDIRECT_BRIDGE
558
559#ifdef CONFIG_PCI
560/* controller 1, direct to uli, tgtid 3, Base address 20000 */
561#ifdef CONFIG_PCIE1
562#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
563#ifdef CONFIG_PHYS_64BIT
564#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
565#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
566#else
567#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
568#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
569#endif
570#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
571#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
572#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
573#ifdef CONFIG_PHYS_64BIT
574#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
575#else
576#define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
577#endif
578#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
579#endif
580
581/* controller 2, Slot 2, tgtid 2, Base address 201000 */
582#ifdef CONFIG_PCIE2
583#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
584#ifdef CONFIG_PHYS_64BIT
585#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
586#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
587#else
588#define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000
589#define CONFIG_SYS_PCIE2_MEM_PHYS 0x90000000
590#endif
591#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
592#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
593#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
594#ifdef CONFIG_PHYS_64BIT
595#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
596#else
597#define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
598#endif
599#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
600#endif
601
602/* controller 3, Slot 1, tgtid 1, Base address 202000 */
603#ifdef CONFIG_PCIE3
604#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
605#ifdef CONFIG_PHYS_64BIT
606#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
607#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
608#else
609#define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
610#define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
611#endif
612#define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
613#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
614#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
615#ifdef CONFIG_PHYS_64BIT
616#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
617#else
618#define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
619#endif
620#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
621#endif
622
623/* controller 4, Base address 203000, to be removed */
624#ifdef CONFIG_PCIE4
625#define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
626#ifdef CONFIG_PHYS_64BIT
627#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
628#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
629#else
630#define CONFIG_SYS_PCIE4_MEM_BUS 0xb0000000
631#define CONFIG_SYS_PCIE4_MEM_PHYS 0xb0000000
632#endif
633#define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
634#define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
635#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
636#ifdef CONFIG_PHYS_64BIT
637#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
638#else
639#define CONFIG_SYS_PCIE4_IO_PHYS 0xf8030000
640#endif
641#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
642#endif
643
Shengzhou Liu49912402014-11-24 17:11:56 +0800644#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
645#define CONFIG_DOS_PARTITION
646#endif /* CONFIG_PCI */
647
648/*
649 * USB
650 */
651#define CONFIG_HAS_FSL_DR_USB
652
653#ifdef CONFIG_HAS_FSL_DR_USB
654#define CONFIG_USB_EHCI
Shengzhou Liu49912402014-11-24 17:11:56 +0800655#define CONFIG_USB_EHCI_FSL
656#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Shengzhou Liu49912402014-11-24 17:11:56 +0800657#endif
658
659/*
660 * SDHC
661 */
Shengzhou Liu49912402014-11-24 17:11:56 +0800662#ifdef CONFIG_MMC
663#define CONFIG_FSL_ESDHC
664#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Shengzhou Liu49912402014-11-24 17:11:56 +0800665#define CONFIG_GENERIC_MMC
Shengzhou Liu49912402014-11-24 17:11:56 +0800666#define CONFIG_DOS_PARTITION
667#endif
668
669/* Qman/Bman */
670#ifndef CONFIG_NOBQFMAN
671#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500672#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Shengzhou Liu49912402014-11-24 17:11:56 +0800673#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
674#ifdef CONFIG_PHYS_64BIT
675#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
676#else
677#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
678#endif
679#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500680#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
681#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
682#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
683#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
684#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
685 CONFIG_SYS_BMAN_CENA_SIZE)
686#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
687#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500688#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Shengzhou Liu49912402014-11-24 17:11:56 +0800689#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
690#ifdef CONFIG_PHYS_64BIT
691#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
692#else
693#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
694#endif
695#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500696#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
697#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
698#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
699#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
700#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
701 CONFIG_SYS_QMAN_CENA_SIZE)
702#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
703#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liu49912402014-11-24 17:11:56 +0800704
705#define CONFIG_SYS_DPAA_FMAN
706
York Sunf9a03632016-12-28 08:43:34 -0800707#ifdef CONFIG_TARGET_T1024RDB
Shengzhou Liu49912402014-11-24 17:11:56 +0800708#define CONFIG_QE
709#define CONFIG_U_QE
Shengzhou Liu0a197892015-06-17 16:37:01 +0800710#endif
Shengzhou Liu49912402014-11-24 17:11:56 +0800711/* Default address of microcode for the Linux FMan driver */
712#if defined(CONFIG_SPIFLASH)
713/*
714 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
715 * env, so we got 0x110000.
716 */
717#define CONFIG_SYS_QE_FW_IN_SPIFLASH
718#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
719#define CONFIG_SYS_QE_FW_ADDR 0x130000
720#elif defined(CONFIG_SDCARD)
721/*
722 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
723 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
724 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080(0x820).
725 */
726#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
727#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
728#define CONFIG_SYS_QE_FW_ADDR (512 * 0x920)
729#elif defined(CONFIG_NAND)
730#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
York Sunf9a03632016-12-28 08:43:34 -0800731#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu49912402014-11-24 17:11:56 +0800732#define CONFIG_SYS_FMAN_FW_ADDR (3 * CONFIG_SYS_NAND_BLOCK_SIZE)
733#define CONFIG_SYS_QE_FW_ADDR (4 * CONFIG_SYS_NAND_BLOCK_SIZE)
York Sun940ee4a2016-12-28 08:43:33 -0800734#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800735#define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
736#define CONFIG_SYS_QE_FW_ADDR (12 * CONFIG_SYS_NAND_BLOCK_SIZE)
737#endif
Shengzhou Liu49912402014-11-24 17:11:56 +0800738#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
739/*
740 * Slave has no ucode locally, it can fetch this from remote. When implementing
741 * in two corenet boards, slave's ucode could be stored in master's memory
742 * space, the address can be mapped from slave TLB->slave LAW->
743 * slave SRIO or PCIE outbound window->master inbound window->
744 * master LAW->the ucode address in master's memory space.
745 */
746#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
747#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
748#else
749#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
750#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
751#define CONFIG_SYS_QE_FW_ADDR 0xEFE00000
752#endif
753#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
754#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
755#endif /* CONFIG_NOBQFMAN */
756
757#ifdef CONFIG_SYS_DPAA_FMAN
758#define CONFIG_FMAN_ENET
759#define CONFIG_PHYLIB_10G
760#define CONFIG_PHY_REALTEK
Shengzhou Liuccc57ef2014-12-17 16:51:08 +0800761#define CONFIG_PHY_AQUANTIA
York Sunf9a03632016-12-28 08:43:34 -0800762#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu49912402014-11-24 17:11:56 +0800763#define RGMII_PHY1_ADDR 0x2
764#define RGMII_PHY2_ADDR 0x6
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800765#define SGMII_AQR_PHY_ADDR 0x2
Shengzhou Liu49912402014-11-24 17:11:56 +0800766#define FM1_10GEC1_PHY_ADDR 0x1
York Sun940ee4a2016-12-28 08:43:33 -0800767#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800768#define RGMII_PHY1_ADDR 0x1
769#define SGMII_RTK_PHY_ADDR 0x3
770#define SGMII_AQR_PHY_ADDR 0x2
771#endif
Shengzhou Liu49912402014-11-24 17:11:56 +0800772#endif
773
774#ifdef CONFIG_FMAN_ENET
775#define CONFIG_MII /* MII PHY management */
776#define CONFIG_ETHPRIME "FM1@DTSEC4"
777#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
778#endif
779
780/*
781 * Dynamic MTD Partition support with mtdparts
782 */
783#ifndef CONFIG_SYS_NO_FLASH
784#define CONFIG_MTD_DEVICE
785#define CONFIG_MTD_PARTITIONS
786#define CONFIG_CMD_MTDPARTS
787#define CONFIG_FLASH_CFI_MTD
788#define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
789 "spi0=spife110000.1"
790#define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
791 "128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \
792 "5m(kernel),128k(dtb),96m(fs),-(user);spife110000.0:" \
793 "1m(uboot),5m(kernel),128k(dtb),-(user)"
794#endif
795
796/*
797 * Environment
798 */
799#define CONFIG_LOADS_ECHO /* echo on for serial download */
800#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
801
802/*
803 * Command line configuration.
804 */
Shengzhou Liu49912402014-11-24 17:11:56 +0800805#define CONFIG_CMD_DATE
Shengzhou Liu49912402014-11-24 17:11:56 +0800806#define CONFIG_CMD_EEPROM
Shengzhou Liu49912402014-11-24 17:11:56 +0800807#define CONFIG_CMD_ERRATA
Shengzhou Liu49912402014-11-24 17:11:56 +0800808#define CONFIG_CMD_IRQ
Shengzhou Liu49912402014-11-24 17:11:56 +0800809#define CONFIG_CMD_REGINFO
Shengzhou Liu49912402014-11-24 17:11:56 +0800810
811#ifdef CONFIG_PCI
812#define CONFIG_CMD_PCI
Shengzhou Liu49912402014-11-24 17:11:56 +0800813#endif
814
815/*
816 * Miscellaneous configurable options
817 */
818#define CONFIG_SYS_LONGHELP /* undef to save memory */
819#define CONFIG_CMDLINE_EDITING /* Command-line editing */
820#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
821#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Shengzhou Liu49912402014-11-24 17:11:56 +0800822#ifdef CONFIG_CMD_KGDB
823#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
824#else
825#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
826#endif
827#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
828#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
829#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
830
831/*
832 * For booting Linux, the board info and command line data
833 * have to be in the first 64 MB of memory, since this is
834 * the maximum mapped by the Linux kernel during initialization.
835 */
836#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
837#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
838
839#ifdef CONFIG_CMD_KGDB
840#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
841#endif
842
843/*
844 * Environment Configuration
845 */
846#define CONFIG_ROOTPATH "/opt/nfsroot"
847#define CONFIG_BOOTFILE "uImage"
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800848#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Shengzhou Liu49912402014-11-24 17:11:56 +0800849#define CONFIG_LOADADDR 1000000 /* default location for tftp, bootm */
Shengzhou Liu49912402014-11-24 17:11:56 +0800850#define CONFIG_BAUDRATE 115200
851#define __USB_PHY_TYPE utmi
852
York Sun7d29dd62016-11-18 13:01:34 -0800853#ifdef CONFIG_ARCH_T1024
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800854#define CONFIG_BOARDNAME t1024rdb
855#define BANK_INTLV cs0_cs1
Shengzhou Liu49912402014-11-24 17:11:56 +0800856#else
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800857#define CONFIG_BOARDNAME t1023rdb
858#define BANK_INTLV null
Shengzhou Liu49912402014-11-24 17:11:56 +0800859#endif
860
861#define CONFIG_EXTRA_ENV_SETTINGS \
862 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800863 "bank_intlv=" __stringify(BANK_INTLV) "\0" \
Shengzhou Liu49912402014-11-24 17:11:56 +0800864 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
865 "ramdiskfile=" __stringify(CONFIG_BOARDNAME) "/ramdisk.uboot\0" \
866 "fdtfile=" __stringify(CONFIG_BOARDNAME) "/" \
867 __stringify(CONFIG_BOARDNAME) ".dtb\0" \
868 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
869 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
870 "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
871 "netdev=eth0\0" \
872 "tftpflash=tftpboot $loadaddr $uboot && " \
873 "protect off $ubootaddr +$filesize && " \
874 "erase $ubootaddr +$filesize && " \
875 "cp.b $loadaddr $ubootaddr $filesize && " \
876 "protect on $ubootaddr +$filesize && " \
877 "cmp.b $loadaddr $ubootaddr $filesize\0" \
878 "consoledev=ttyS0\0" \
879 "ramdiskaddr=2000000\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500880 "fdtaddr=1e00000\0" \
Shengzhou Liu49912402014-11-24 17:11:56 +0800881 "bdev=sda3\0"
882
883#define CONFIG_LINUX \
884 "setenv bootargs root=/dev/ram rw " \
885 "console=$consoledev,$baudrate $othbootargs;" \
886 "setenv ramdiskaddr 0x02000000;" \
887 "setenv fdtaddr 0x00c00000;" \
888 "setenv loadaddr 0x1000000;" \
889 "bootm $loadaddr $ramdiskaddr $fdtaddr"
890
Shengzhou Liu49912402014-11-24 17:11:56 +0800891#define CONFIG_NFSBOOTCOMMAND \
892 "setenv bootargs root=/dev/nfs rw " \
893 "nfsroot=$serverip:$rootpath " \
894 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
895 "console=$consoledev,$baudrate $othbootargs;" \
896 "tftp $loadaddr $bootfile;" \
897 "tftp $fdtaddr $fdtfile;" \
898 "bootm $loadaddr - $fdtaddr"
899
900#define CONFIG_BOOTCOMMAND CONFIG_LINUX
901
Aneesh Bansal962021a2016-01-22 16:37:22 +0530902/* Hash command with SHA acceleration supported in hardware */
903#ifdef CONFIG_FSL_CAAM
904#define CONFIG_CMD_HASH
905#define CONFIG_SHA_HW_ACCEL
906#endif
907
Shengzhou Liu49912402014-11-24 17:11:56 +0800908#include <asm/fsl_secure_boot.h>
Aneesh Bansal962021a2016-01-22 16:37:22 +0530909
Shengzhou Liu49912402014-11-24 17:11:56 +0800910#endif /* __T1024RDB_H */