Tom Warren | a3e280b | 2011-01-27 10:58:07 +0000 | [diff] [blame] | 1 | /* |
Tom Warren | c570d7a | 2012-05-22 12:19:25 +0000 | [diff] [blame] | 2 | * (C) Copyright 2010-2012 |
Tom Warren | a3e280b | 2011-01-27 10:58:07 +0000 | [diff] [blame] | 3 | * NVIDIA Corporation <www.nvidia.com> |
| 4 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
Tom Warren | a3e280b | 2011-01-27 10:58:07 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
Tom Warren | 23d7fe9 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 8 | #ifndef _TEGRA20_COMMON_H_ |
| 9 | #define _TEGRA20_COMMON_H_ |
| 10 | #include "tegra-common.h" |
Tom Warren | a3e280b | 2011-01-27 10:58:07 +0000 | [diff] [blame] | 11 | |
Thierry Reding | 32c6f3e | 2013-07-18 12:13:40 -0700 | [diff] [blame] | 12 | /* Cortex-A9 uses a cache line size of 32 bytes */ |
| 13 | #define CONFIG_SYS_CACHELINE_SIZE 32 |
| 14 | |
Tom Warren | a3e280b | 2011-01-27 10:58:07 +0000 | [diff] [blame] | 15 | /* |
Stephen Warren | aacf0a2 | 2013-02-26 12:28:28 +0000 | [diff] [blame] | 16 | * Errata configuration |
| 17 | */ |
Stephen Warren | b750e5f | 2013-03-04 13:29:41 +0000 | [diff] [blame] | 18 | #define CONFIG_ARM_ERRATA_716044 |
Stephen Warren | aacf0a2 | 2013-02-26 12:28:28 +0000 | [diff] [blame] | 19 | #define CONFIG_ARM_ERRATA_742230 |
| 20 | #define CONFIG_ARM_ERRATA_751472 |
| 21 | |
| 22 | /* |
Tom Warren | 23d7fe9 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 23 | * NS16550 Configuration |
| 24 | */ |
| 25 | #define V_NS16550_CLK 216000000 /* 216MHz (pllp_out0) */ |
| 26 | |
| 27 | /* |
Tom Warren | a3e280b | 2011-01-27 10:58:07 +0000 | [diff] [blame] | 28 | * High Level Configuration Options |
| 29 | */ |
Tom Warren | 23d7fe9 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 30 | #define CONFIG_TEGRA20 /* in a NVidia Tegra20 core */ |
Tom Warren | a3e280b | 2011-01-27 10:58:07 +0000 | [diff] [blame] | 31 | |
Tom Warren | 23d7fe9 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 32 | /* Environment information, boards can override if required */ |
| 33 | #define CONFIG_LOADADDR 0x00408000 /* def. location for kernel */ |
Anton staaf | 5420cba | 2011-10-03 13:54:58 +0000 | [diff] [blame] | 34 | |
Tom Warren | 23d7fe9 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 35 | /* |
| 36 | * Miscellaneous configurable options |
| 37 | */ |
| 38 | #define CONFIG_SYS_LOAD_ADDR 0x00A00800 /* default */ |
| 39 | #define CONFIG_STACKBASE 0x02800000 /* 40MB */ |
Tom Warren | a3e280b | 2011-01-27 10:58:07 +0000 | [diff] [blame] | 40 | |
Tom Warren | 23d7fe9 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 41 | /*----------------------------------------------------------------------- |
| 42 | * Physical Memory Map |
| 43 | */ |
| 44 | #define CONFIG_SYS_TEXT_BASE 0x0010E000 |
Simon Glass | a1dccff | 2012-10-17 13:24:56 +0000 | [diff] [blame] | 45 | |
Tom Warren | a3e280b | 2011-01-27 10:58:07 +0000 | [diff] [blame] | 46 | /* |
Tom Warren | 23d7fe9 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 47 | * Memory layout for where various images get loaded by boot scripts: |
| 48 | * |
| 49 | * scriptaddr can be pretty much anywhere that doesn't conflict with something |
| 50 | * else. Put it above BOOTMAPSZ to eliminate conflicts. |
| 51 | * |
| 52 | * kernel_addr_r must be within the first 128M of RAM in order for the |
| 53 | * kernel's CONFIG_AUTO_ZRELADDR option to work. Since the kernel will |
| 54 | * decompress itself to 0x8000 after the start of RAM, kernel_addr_r |
| 55 | * should not overlap that area, or the kernel will have to copy itself |
| 56 | * somewhere else before decompression. Similarly, the address of any other |
| 57 | * data passed to the kernel shouldn't overlap the start of RAM. Pushing |
| 58 | * this up to 16M allows for a sizable kernel to be decompressed below the |
| 59 | * compressed load address. |
| 60 | * |
| 61 | * fdt_addr_r simply shouldn't overlap anything else. Choosing 32M allows for |
| 62 | * the compressed kernel to be up to 16M too. |
| 63 | * |
| 64 | * ramdisk_addr_r simply shouldn't overlap anything else. Choosing 33M allows |
| 65 | * for the FDT/DTB to be up to 1M, which is hopefully plenty. |
Tom Warren | a3e280b | 2011-01-27 10:58:07 +0000 | [diff] [blame] | 66 | */ |
Tom Warren | 23d7fe9 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 67 | #define MEM_LAYOUT_ENV_SETTINGS \ |
| 68 | "scriptaddr=0x10000000\0" \ |
| 69 | "kernel_addr_r=0x01000000\0" \ |
| 70 | "fdt_addr_r=0x02000000\0" \ |
| 71 | "ramdisk_addr_r=0x02100000\0" |
Tom Warren | a3e280b | 2011-01-27 10:58:07 +0000 | [diff] [blame] | 72 | |
Tom Warren | 23d7fe9 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 73 | /* Defines for SPL */ |
| 74 | #define CONFIG_SPL_TEXT_BASE 0x00108000 |
| 75 | #define CONFIG_SYS_SPL_MALLOC_START 0x00090000 |
| 76 | #define CONFIG_SPL_STACK 0x000ffffc |
| 77 | |
Tom Warren | 23d7fe9 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 78 | /* Align LCD to 1MB boundary */ |
| 79 | #define CONFIG_LCD_ALIGNMENT MMU_SECTION_SIZE |
Tom Warren | a3e280b | 2011-01-27 10:58:07 +0000 | [diff] [blame] | 80 | |
Tom Warren | 22562a4 | 2012-09-04 17:00:24 -0700 | [diff] [blame] | 81 | #ifdef CONFIG_TEGRA_LP0 |
Simon Glass | ef2fb1a | 2012-04-02 13:19:03 +0000 | [diff] [blame] | 82 | #define TEGRA_LP0_ADDR 0x1C406000 |
| 83 | #define TEGRA_LP0_SIZE 0x2000 |
| 84 | #define TEGRA_LP0_VEC \ |
Tom Warren | 23d7fe9 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 85 | "lp0_vec=" __stringify(TEGRA_LP0_SIZE) \ |
Marek Vasut | 1b476f9 | 2012-09-23 17:41:25 +0200 | [diff] [blame] | 86 | "@" __stringify(TEGRA_LP0_ADDR) " " |
Simon Glass | ef2fb1a | 2012-04-02 13:19:03 +0000 | [diff] [blame] | 87 | #else |
| 88 | #define TEGRA_LP0_VEC |
| 89 | #endif |
| 90 | |
Tom Warren | a3e280b | 2011-01-27 10:58:07 +0000 | [diff] [blame] | 91 | /* |
Simon Glass | 9d58086 | 2012-02-27 10:52:51 +0000 | [diff] [blame] | 92 | * This parameter affects a TXFILLTUNING field that controls how much data is |
| 93 | * sent to the latency fifo before it is sent to the wire. Without this |
| 94 | * parameter, the default (2) causes occasional Data Buffer Errors in OUT |
| 95 | * packets depending on the buffer address and size. |
| 96 | */ |
| 97 | #define CONFIG_USB_EHCI_TXFIFO_THRESH 10 |
| 98 | #define CONFIG_EHCI_IS_TDI |
Simon Glass | 9d58086 | 2012-02-27 10:52:51 +0000 | [diff] [blame] | 99 | |
Allen Martin | 55d98a1 | 2012-08-31 08:30:00 +0000 | [diff] [blame] | 100 | /* Total I2C ports on Tegra20 */ |
Simon Glass | aac6088 | 2012-02-03 15:13:59 +0000 | [diff] [blame] | 101 | #define TEGRA_I2C_NUM_CONTROLLERS 4 |
| 102 | |
Simon Glass | bad90ee | 2012-07-29 20:53:30 +0000 | [diff] [blame] | 103 | #define CONFIG_SYS_NAND_SELF_INIT |
Lucas Stach | 8a53855 | 2012-10-07 11:29:38 +0000 | [diff] [blame] | 104 | #define CONFIG_SYS_NAND_ONFI_DETECTION |
Simon Glass | bad90ee | 2012-07-29 20:53:30 +0000 | [diff] [blame] | 105 | |
Tom Warren | 23d7fe9 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 106 | #endif /* _TEGRA20_COMMON_H_ */ |