Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
jason | 56ef75c | 2013-11-06 22:59:08 +0800 | [diff] [blame] | 2 | /* Copyright (C) 2004-2007 Freescale Semiconductor, Inc. |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 3 | * Hayden Fraser (Hayden.Fraser@freescale.com) |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #ifndef _M5253DEMO_H |
| 7 | #define _M5253DEMO_H |
| 8 | |
Simon Glass | fb64e36 | 2020-05-10 11:40:09 -0600 | [diff] [blame] | 9 | #include <linux/stringify.h> |
| 10 | |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 11 | #define CONFIG_MCFTMR |
| 12 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 13 | #define CONFIG_SYS_UART_PORT (0) |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 14 | |
| 15 | #undef CONFIG_WATCHDOG /* disable watchdog */ |
| 16 | |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 17 | |
| 18 | /* Configuration for environment |
| 19 | * Environment is embedded in u-boot in the second sector of the flash |
| 20 | */ |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 21 | |
angelo@sysam.it | 6312a95 | 2015-03-29 22:54:16 +0200 | [diff] [blame] | 22 | #define LDS_BOARD_TEXT \ |
Simon Glass | 547cb40 | 2017-08-03 12:21:49 -0600 | [diff] [blame] | 23 | . = DEFINED(env_offset) ? env_offset : .; \ |
| 24 | env/embedded.o(.text*); |
angelo@sysam.it | 6312a95 | 2015-03-29 22:54:16 +0200 | [diff] [blame] | 25 | |
Simon Glass | b569a01 | 2017-05-17 03:25:30 -0600 | [diff] [blame] | 26 | #ifdef CONFIG_IDE |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 27 | /* ATA */ |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 28 | # define CONFIG_IDE_RESET 1 |
| 29 | # define CONFIG_IDE_PREINIT 1 |
| 30 | # define CONFIG_ATAPI |
| 31 | # undef CONFIG_LBA48 |
| 32 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 33 | # define CONFIG_SYS_IDE_MAXBUS 1 |
| 34 | # define CONFIG_SYS_IDE_MAXDEVICE 2 |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 35 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 36 | # define CONFIG_SYS_ATA_BASE_ADDR (CONFIG_SYS_MBAR2 + 0x800) |
| 37 | # define CONFIG_SYS_ATA_IDE0_OFFSET 0 |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 38 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 39 | # define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */ |
| 40 | # define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */ |
| 41 | # define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */ |
| 42 | # define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */ |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 43 | #endif |
| 44 | |
| 45 | #define CONFIG_DRIVER_DM9000 |
| 46 | #ifdef CONFIG_DRIVER_DM9000 |
TsiChung Liew | 7f1a046 | 2008-10-21 10:03:07 +0000 | [diff] [blame] | 47 | # define CONFIG_DM9000_BASE (CONFIG_SYS_CS1_BASE | 0x300) |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 48 | # define DM9000_IO CONFIG_DM9000_BASE |
| 49 | # define DM9000_DATA (CONFIG_DM9000_BASE + 4) |
| 50 | # undef CONFIG_DM9000_DEBUG |
Jason Jin | a2fabf1 | 2011-08-19 10:18:15 +0800 | [diff] [blame] | 51 | # define CONFIG_DM9000_BYTE_SWAPPED |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 52 | |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 53 | # define CONFIG_OVERWRITE_ETHADDR_ONCE |
| 54 | |
| 55 | # define CONFIG_EXTRA_ENV_SETTINGS \ |
| 56 | "netdev=eth0\0" \ |
Marek Vasut | 0b3176c | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 57 | "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \ |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 58 | "loadaddr=10000\0" \ |
| 59 | "u-boot=u-boot.bin\0" \ |
| 60 | "load=tftp ${loadaddr) ${u-boot}\0" \ |
| 61 | "upd=run load; run prog\0" \ |
TsiChung Liew | 3dd72f6 | 2010-03-10 11:56:36 -0600 | [diff] [blame] | 62 | "prog=prot off 0xff800000 0xff82ffff;" \ |
| 63 | "era 0xff800000 0xff82ffff;" \ |
TsiChung Liew | 0212f74 | 2010-03-15 19:39:21 -0500 | [diff] [blame] | 64 | "cp.b ${loadaddr} 0xff800000 ${filesize};" \ |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 65 | "save\0" \ |
| 66 | "" |
| 67 | #endif |
| 68 | |
Mario Six | 790d844 | 2018-03-28 14:38:20 +0200 | [diff] [blame] | 69 | #define CONFIG_HOSTNAME "M5253DEMO" |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 70 | |
TsiChung Liew | 0c1e325 | 2008-08-19 03:01:19 +0600 | [diff] [blame] | 71 | /* I2C */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 72 | #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR |
| 73 | #define CONFIG_SYS_I2C_PINMUX_REG (*(u32 *) (CONFIG_SYS_MBAR+0x19C)) |
| 74 | #define CONFIG_SYS_I2C_PINMUX_CLR (0xFFFFE7FF) |
| 75 | #define CONFIG_SYS_I2C_PINMUX_SET (0) |
TsiChung Liew | 0c1e325 | 2008-08-19 03:01:19 +0600 | [diff] [blame] | 76 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 77 | #undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */ |
| 78 | #define CONFIG_SYS_FAST_CLK |
| 79 | #ifdef CONFIG_SYS_FAST_CLK |
| 80 | # define CONFIG_SYS_PLLCR 0x1243E054 |
| 81 | # define CONFIG_SYS_CLK 140000000 |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 82 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 83 | # define CONFIG_SYS_PLLCR 0x135a4140 |
| 84 | # define CONFIG_SYS_CLK 70000000 |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 85 | #endif |
| 86 | |
| 87 | /* |
| 88 | * Low Level Configuration Settings |
| 89 | * (address mappings, register initial values, etc.) |
| 90 | * You should know what you are doing if you make changes here. |
| 91 | */ |
| 92 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 93 | #define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */ |
| 94 | #define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */ |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 95 | |
| 96 | /* |
| 97 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 98 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 99 | #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000 |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 100 | #define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */ |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 101 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 102 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 103 | |
| 104 | /* |
| 105 | * Start addresses for the final memory configuration |
| 106 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 107 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 108 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 109 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
| 110 | #define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */ |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 111 | |
| 112 | #ifdef CONFIG_MONITOR_IS_IN_RAM |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 113 | # define CONFIG_SYS_MONITOR_BASE 0x20000 |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 114 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 115 | # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400) |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 116 | #endif |
| 117 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 118 | #define CONFIG_SYS_MONITOR_LEN 0x40000 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 119 | #define CONFIG_SYS_BOOTPARAMS_LEN (64*1024) |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 120 | |
| 121 | /* |
| 122 | * For booting Linux, the board info and command line data |
| 123 | * have to be in the first 8 MB of memory, since this is |
| 124 | * the maximum mapped by the Linux kernel during initialization ?? |
| 125 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 126 | #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20)) |
TsiChung Liew | 25a0063 | 2009-01-27 12:57:47 +0000 | [diff] [blame] | 127 | #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20) |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 128 | |
| 129 | /* FLASH organization */ |
TsiChung Liew | 7f1a046 | 2008-10-21 10:03:07 +0000 | [diff] [blame] | 130 | #define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 131 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 132 | #define CONFIG_SYS_MAX_FLASH_SECT 2048 /* max number of sectors on one chip */ |
| 133 | #define CONFIG_SYS_FLASH_ERASE_TOUT 1000 |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 134 | |
| 135 | #define FLASH_SST6401B 0x200 |
| 136 | #define SST_ID_xF6401B 0x236D236D |
| 137 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 138 | #ifdef CONFIG_SYS_FLASH_CFI |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 139 | /* |
| 140 | * Unable to use CFI driver, due to incompatible sector erase command by SST. |
| 141 | * Amd/Atmel use 0x30 for sector erase, SST use 0x50. |
| 142 | * 0x30 is block erase in SST |
| 143 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 144 | # define CONFIG_SYS_FLASH_SIZE 0x800000 |
| 145 | # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 146 | # define CONFIG_FLASH_CFI_LEGACY |
| 147 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 148 | # define CONFIG_SYS_SST_SECT 2048 |
| 149 | # define CONFIG_SYS_SST_SECTSZ 0x1000 |
| 150 | # define CONFIG_SYS_FLASH_WRITE_TOUT 500 |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 151 | #endif |
| 152 | |
| 153 | /* Cache Configuration */ |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 154 | |
TsiChung Liew | 0ee47d4 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 155 | #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 156 | CONFIG_SYS_INIT_RAM_SIZE - 8) |
TsiChung Liew | 0ee47d4 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 157 | #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 158 | CONFIG_SYS_INIT_RAM_SIZE - 4) |
TsiChung Liew | 0ee47d4 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 159 | #define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM) |
| 160 | #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \ |
| 161 | CF_ADDRMASK(8) | \ |
| 162 | CF_ACR_EN | CF_ACR_SM_ALL) |
| 163 | #define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \ |
| 164 | CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \ |
| 165 | CF_ACR_EN | CF_ACR_SM_ALL) |
| 166 | #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \ |
| 167 | CF_CACR_DBWE) |
| 168 | |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 169 | /* Port configuration */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 170 | #define CONFIG_SYS_FECI2C 0xF0 |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 171 | |
TsiChung Liew | 7f1a046 | 2008-10-21 10:03:07 +0000 | [diff] [blame] | 172 | #define CONFIG_SYS_CS0_BASE 0xFF800000 |
| 173 | #define CONFIG_SYS_CS0_MASK 0x007F0021 |
| 174 | #define CONFIG_SYS_CS0_CTRL 0x00001D80 |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 175 | |
TsiChung Liew | 7f1a046 | 2008-10-21 10:03:07 +0000 | [diff] [blame] | 176 | #define CONFIG_SYS_CS1_BASE 0xE0000000 |
| 177 | #define CONFIG_SYS_CS1_MASK 0x00000001 |
| 178 | #define CONFIG_SYS_CS1_CTRL 0x00003DD8 |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 179 | |
| 180 | /*----------------------------------------------------------------------- |
| 181 | * Port configuration |
| 182 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 183 | #define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */ |
| 184 | #define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */ |
| 185 | #define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */ |
| 186 | #define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */ |
| 187 | #define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */ |
| 188 | #define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */ |
| 189 | #define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */ |
TsiChung Liew | dd8513c | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 190 | |
| 191 | #endif /* _M5253DEMO_H */ |