blob: e9a7922921933926879b124e14110db798049c9d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
jason56ef75c2013-11-06 22:59:08 +08002/* Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
TsiChung Liewdd8513c2008-07-23 17:11:47 -05003 * Hayden Fraser (Hayden.Fraser@freescale.com)
TsiChung Liewdd8513c2008-07-23 17:11:47 -05004 */
5
6#ifndef _M5253DEMO_H
7#define _M5253DEMO_H
8
Simon Glassfb64e362020-05-10 11:40:09 -06009#include <linux/stringify.h>
10
TsiChung Liewdd8513c2008-07-23 17:11:47 -050011#define CONFIG_MCFTMR
12
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020013#define CONFIG_SYS_UART_PORT (0)
TsiChung Liewdd8513c2008-07-23 17:11:47 -050014
15#undef CONFIG_WATCHDOG /* disable watchdog */
16
TsiChung Liewdd8513c2008-07-23 17:11:47 -050017
18/* Configuration for environment
19 * Environment is embedded in u-boot in the second sector of the flash
20 */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050021
angelo@sysam.it6312a952015-03-29 22:54:16 +020022#define LDS_BOARD_TEXT \
Simon Glass547cb402017-08-03 12:21:49 -060023 . = DEFINED(env_offset) ? env_offset : .; \
24 env/embedded.o(.text*);
angelo@sysam.it6312a952015-03-29 22:54:16 +020025
Simon Glassb569a012017-05-17 03:25:30 -060026#ifdef CONFIG_IDE
TsiChung Liewdd8513c2008-07-23 17:11:47 -050027/* ATA */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050028# define CONFIG_IDE_RESET 1
29# define CONFIG_IDE_PREINIT 1
30# define CONFIG_ATAPI
31# undef CONFIG_LBA48
32
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020033# define CONFIG_SYS_IDE_MAXBUS 1
34# define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChung Liewdd8513c2008-07-23 17:11:47 -050035
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020036# define CONFIG_SYS_ATA_BASE_ADDR (CONFIG_SYS_MBAR2 + 0x800)
37# define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChung Liewdd8513c2008-07-23 17:11:47 -050038
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020039# define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
40# define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
41# define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
42# define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050043#endif
44
45#define CONFIG_DRIVER_DM9000
46#ifdef CONFIG_DRIVER_DM9000
TsiChung Liew7f1a0462008-10-21 10:03:07 +000047# define CONFIG_DM9000_BASE (CONFIG_SYS_CS1_BASE | 0x300)
TsiChung Liewdd8513c2008-07-23 17:11:47 -050048# define DM9000_IO CONFIG_DM9000_BASE
49# define DM9000_DATA (CONFIG_DM9000_BASE + 4)
50# undef CONFIG_DM9000_DEBUG
Jason Jina2fabf12011-08-19 10:18:15 +080051# define CONFIG_DM9000_BYTE_SWAPPED
TsiChung Liewdd8513c2008-07-23 17:11:47 -050052
TsiChung Liewdd8513c2008-07-23 17:11:47 -050053# define CONFIG_OVERWRITE_ETHADDR_ONCE
54
55# define CONFIG_EXTRA_ENV_SETTINGS \
56 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020057 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liewdd8513c2008-07-23 17:11:47 -050058 "loadaddr=10000\0" \
59 "u-boot=u-boot.bin\0" \
60 "load=tftp ${loadaddr) ${u-boot}\0" \
61 "upd=run load; run prog\0" \
TsiChung Liew3dd72f62010-03-10 11:56:36 -060062 "prog=prot off 0xff800000 0xff82ffff;" \
63 "era 0xff800000 0xff82ffff;" \
TsiChung Liew0212f742010-03-15 19:39:21 -050064 "cp.b ${loadaddr} 0xff800000 ${filesize};" \
TsiChung Liewdd8513c2008-07-23 17:11:47 -050065 "save\0" \
66 ""
67#endif
68
Mario Six790d8442018-03-28 14:38:20 +020069#define CONFIG_HOSTNAME "M5253DEMO"
TsiChung Liewdd8513c2008-07-23 17:11:47 -050070
TsiChung Liew0c1e3252008-08-19 03:01:19 +060071/* I2C */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
73#define CONFIG_SYS_I2C_PINMUX_REG (*(u32 *) (CONFIG_SYS_MBAR+0x19C))
74#define CONFIG_SYS_I2C_PINMUX_CLR (0xFFFFE7FF)
75#define CONFIG_SYS_I2C_PINMUX_SET (0)
TsiChung Liew0c1e3252008-08-19 03:01:19 +060076
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077#undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
78#define CONFIG_SYS_FAST_CLK
79#ifdef CONFIG_SYS_FAST_CLK
80# define CONFIG_SYS_PLLCR 0x1243E054
81# define CONFIG_SYS_CLK 140000000
TsiChung Liewdd8513c2008-07-23 17:11:47 -050082#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020083# define CONFIG_SYS_PLLCR 0x135a4140
84# define CONFIG_SYS_CLK 70000000
TsiChung Liewdd8513c2008-07-23 17:11:47 -050085#endif
86
87/*
88 * Low Level Configuration Settings
89 * (address mappings, register initial values, etc.)
90 * You should know what you are doing if you make changes here.
91 */
92
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
94#define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050095
96/*
97 * Definitions for initial stack pointer and data area (in DPRAM)
98 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200100#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200101#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500103
104/*
105 * Start addresses for the final memory configuration
106 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500108 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109#define CONFIG_SYS_SDRAM_BASE 0x00000000
110#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500111
112#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113# define CONFIG_SYS_MONITOR_BASE 0x20000
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500114#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500116#endif
117
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118#define CONFIG_SYS_MONITOR_LEN 0x40000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_BOOTPARAMS_LEN (64*1024)
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500120
121/*
122 * For booting Linux, the board info and command line data
123 * have to be in the first 8 MB of memory, since this is
124 * the maximum mapped by the Linux kernel during initialization ??
125 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000127#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500128
129/* FLASH organization */
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000130#define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
132#define CONFIG_SYS_MAX_FLASH_SECT 2048 /* max number of sectors on one chip */
133#define CONFIG_SYS_FLASH_ERASE_TOUT 1000
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500134
135#define FLASH_SST6401B 0x200
136#define SST_ID_xF6401B 0x236D236D
137
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500139/*
140 * Unable to use CFI driver, due to incompatible sector erase command by SST.
141 * Amd/Atmel use 0x30 for sector erase, SST use 0x50.
142 * 0x30 is block erase in SST
143 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144# define CONFIG_SYS_FLASH_SIZE 0x800000
145# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500146# define CONFIG_FLASH_CFI_LEGACY
147#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148# define CONFIG_SYS_SST_SECT 2048
149# define CONFIG_SYS_SST_SECTSZ 0x1000
150# define CONFIG_SYS_FLASH_WRITE_TOUT 500
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500151#endif
152
153/* Cache Configuration */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500154
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600155#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200156 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600157#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200158 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600159#define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
160#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
161 CF_ADDRMASK(8) | \
162 CF_ACR_EN | CF_ACR_SM_ALL)
163#define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
164 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
165 CF_ACR_EN | CF_ACR_SM_ALL)
166#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
167 CF_CACR_DBWE)
168
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500169/* Port configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170#define CONFIG_SYS_FECI2C 0xF0
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500171
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000172#define CONFIG_SYS_CS0_BASE 0xFF800000
173#define CONFIG_SYS_CS0_MASK 0x007F0021
174#define CONFIG_SYS_CS0_CTRL 0x00001D80
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500175
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000176#define CONFIG_SYS_CS1_BASE 0xE0000000
177#define CONFIG_SYS_CS1_MASK 0x00000001
178#define CONFIG_SYS_CS1_CTRL 0x00003DD8
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500179
180/*-----------------------------------------------------------------------
181 * Port configuration
182 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183#define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
184#define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */
185#define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
186#define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
187#define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
188#define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
189#define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500190
191#endif /* _M5253DEMO_H */