Icenowy Zheng | f09b48e | 2017-06-03 17:10:18 +0800 | [diff] [blame] | 1 | #include <asm/arch/dram.h> |
| 2 | #include <asm/arch/cpu.h> |
| 3 | |
| 4 | void mctl_set_timing_params(uint16_t socid, struct dram_para *para) |
| 5 | { |
| 6 | struct sunxi_mctl_ctl_reg * const mctl_ctl = |
| 7 | (struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL0_BASE; |
| 8 | |
| 9 | u8 tccd = 2; |
| 10 | u8 tfaw = ns_to_t(50); |
| 11 | u8 trrd = max(ns_to_t(10), 4); |
| 12 | u8 trcd = ns_to_t(15); |
| 13 | u8 trc = ns_to_t(53); |
| 14 | u8 txp = max(ns_to_t(8), 3); |
| 15 | u8 twtr = max(ns_to_t(8), 4); |
| 16 | u8 trtp = max(ns_to_t(8), 4); |
| 17 | u8 twr = max(ns_to_t(15), 3); |
| 18 | u8 trp = ns_to_t(15); |
| 19 | u8 tras = ns_to_t(38); |
| 20 | u16 trefi = ns_to_t(7800) / 32; |
| 21 | u16 trfc = ns_to_t(350); |
| 22 | |
| 23 | u8 tmrw = 0; |
| 24 | u8 tmrd = 4; |
| 25 | u8 tmod = 12; |
| 26 | u8 tcke = 3; |
| 27 | u8 tcksrx = 5; |
| 28 | u8 tcksre = 5; |
| 29 | u8 tckesr = 4; |
| 30 | u8 trasmax = 24; |
| 31 | |
| 32 | u8 tcl = 6; /* CL 12 */ |
| 33 | u8 tcwl = 4; /* CWL 8 */ |
| 34 | u8 t_rdata_en = 4; |
| 35 | u8 wr_latency = 2; |
| 36 | |
| 37 | u32 tdinit0 = (500 * CONFIG_DRAM_CLK) + 1; /* 500us */ |
| 38 | u32 tdinit1 = (360 * CONFIG_DRAM_CLK) / 1000 + 1; /* 360ns */ |
| 39 | u32 tdinit2 = (200 * CONFIG_DRAM_CLK) + 1; /* 200us */ |
| 40 | u32 tdinit3 = (1 * CONFIG_DRAM_CLK) + 1; /* 1us */ |
| 41 | |
| 42 | u8 twtp = tcwl + 2 + twr; /* WL + BL / 2 + tWR */ |
| 43 | u8 twr2rd = tcwl + 2 + twtr; /* WL + BL / 2 + tWTR */ |
| 44 | u8 trd2wr = tcl + 2 + 1 - tcwl; /* RL + BL / 2 + 2 - WL */ |
| 45 | |
| 46 | /* set mode register */ |
| 47 | writel(0x1c70, &mctl_ctl->mr[0]); /* CL=11, WR=12 */ |
| 48 | writel(0x40, &mctl_ctl->mr[1]); |
| 49 | writel(0x18, &mctl_ctl->mr[2]); /* CWL=8 */ |
| 50 | writel(0x0, &mctl_ctl->mr[3]); |
| 51 | |
| 52 | if (socid == SOCID_R40) |
| 53 | writel(0x3, &mctl_ctl->lp3mr11); /* odt_en[7:4] */ |
| 54 | |
| 55 | /* set DRAM timing */ |
| 56 | writel(DRAMTMG0_TWTP(twtp) | DRAMTMG0_TFAW(tfaw) | |
| 57 | DRAMTMG0_TRAS_MAX(trasmax) | DRAMTMG0_TRAS(tras), |
| 58 | &mctl_ctl->dramtmg[0]); |
| 59 | writel(DRAMTMG1_TXP(txp) | DRAMTMG1_TRTP(trtp) | DRAMTMG1_TRC(trc), |
| 60 | &mctl_ctl->dramtmg[1]); |
| 61 | writel(DRAMTMG2_TCWL(tcwl) | DRAMTMG2_TCL(tcl) | |
| 62 | DRAMTMG2_TRD2WR(trd2wr) | DRAMTMG2_TWR2RD(twr2rd), |
| 63 | &mctl_ctl->dramtmg[2]); |
| 64 | writel(DRAMTMG3_TMRW(tmrw) | DRAMTMG3_TMRD(tmrd) | DRAMTMG3_TMOD(tmod), |
| 65 | &mctl_ctl->dramtmg[3]); |
| 66 | writel(DRAMTMG4_TRCD(trcd) | DRAMTMG4_TCCD(tccd) | DRAMTMG4_TRRD(trrd) | |
| 67 | DRAMTMG4_TRP(trp), &mctl_ctl->dramtmg[4]); |
| 68 | writel(DRAMTMG5_TCKSRX(tcksrx) | DRAMTMG5_TCKSRE(tcksre) | |
| 69 | DRAMTMG5_TCKESR(tckesr) | DRAMTMG5_TCKE(tcke), |
| 70 | &mctl_ctl->dramtmg[5]); |
| 71 | |
| 72 | /* set two rank timing */ |
| 73 | clrsetbits_le32(&mctl_ctl->dramtmg[8], (0xff << 8) | (0xff << 0), |
| 74 | ((socid == SOCID_H5 ? 0x33 : 0x66) << 8) | (0x10 << 0)); |
| 75 | |
| 76 | /* set PHY interface timing, write latency and read latency configure */ |
| 77 | writel((0x2 << 24) | (t_rdata_en << 16) | (0x1 << 8) | |
| 78 | (wr_latency << 0), &mctl_ctl->pitmg[0]); |
| 79 | |
| 80 | /* set PHY timing, PTR0-2 use default */ |
| 81 | writel(PTR3_TDINIT0(tdinit0) | PTR3_TDINIT1(tdinit1), &mctl_ctl->ptr[3]); |
| 82 | writel(PTR4_TDINIT2(tdinit2) | PTR4_TDINIT3(tdinit3), &mctl_ctl->ptr[4]); |
| 83 | |
| 84 | /* set refresh timing */ |
| 85 | writel(RFSHTMG_TREFI(trefi) | RFSHTMG_TRFC(trfc), &mctl_ctl->rfshtmg); |
| 86 | } |