blob: 7b2bb09551b5e68fda4d5785da965471754ec67c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Marek Vasutc140e982011-11-08 23:18:08 +00002/*
Otavio Salvadorfd96c032013-01-11 03:19:08 +00003 * Freescale i.MX23/i.MX28 common code
Marek Vasutc140e982011-11-08 23:18:08 +00004 *
5 * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
6 * on behalf of DENX Software Engineering GmbH
7 *
8 * Based on code from LTIB:
9 * Copyright (C) 2010 Freescale Semiconductor, Inc.
Marek Vasutc140e982011-11-08 23:18:08 +000010 */
11
Simon Glassed38aef2020-05-10 11:40:03 -060012#include <command.h>
Simon Glassafb02152019-12-28 10:45:01 -070013#include <cpu_func.h>
Simon Glassf11478f2019-12-28 10:45:07 -070014#include <hang.h>
Simon Glass97589732020-05-10 11:40:02 -060015#include <init.h>
Simon Glass274e0b02020-05-10 11:39:56 -060016#include <net.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060017#include <asm/global_data.h>
Simon Glassdbd79542020-05-10 11:40:11 -060018#include <linux/delay.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090019#include <linux/errno.h>
Marek Vasutc140e982011-11-08 23:18:08 +000020#include <asm/io.h>
21#include <asm/arch/clock.h>
Stefano Babic33731bc2017-06-29 10:16:06 +020022#include <asm/mach-imx/dma.h>
Marek Vasutc140e982011-11-08 23:18:08 +000023#include <asm/arch/gpio.h>
Marek Vasut53fdab22011-11-08 23:18:13 +000024#include <asm/arch/iomux.h>
Marek Vasutc140e982011-11-08 23:18:08 +000025#include <asm/arch/imx-regs.h>
26#include <asm/arch/sys_proto.h>
Marek BehĂșn90dcc4f2021-05-20 13:24:12 +020027#include <asm/sections.h>
Fabio Estevam570dcfd2013-01-08 05:21:45 +000028#include <linux/compiler.h>
Marek Vasutc140e982011-11-08 23:18:08 +000029
Marek Vasut5bf48fb2011-11-08 23:18:23 +000030DECLARE_GLOBAL_DATA_PTR;
31
Marek Vasutc140e982011-11-08 23:18:08 +000032/* Lowlevel init isn't used on i.MX28, so just have a dummy here */
Mans Rullgard04ef8652018-04-21 16:11:06 +010033__weak void lowlevel_init(void) {}
Marek Vasutc140e982011-11-08 23:18:08 +000034
Harald Seiler6f14d5f2020-12-15 16:47:52 +010035void reset_cpu(void) __attribute__((noreturn));
Marek Vasutc140e982011-11-08 23:18:08 +000036
Harald Seiler6f14d5f2020-12-15 16:47:52 +010037void reset_cpu(void)
Marek Vasutc140e982011-11-08 23:18:08 +000038{
Otavio Salvador22f4ff92012-08-05 09:05:31 +000039 struct mxs_rtc_regs *rtc_regs =
40 (struct mxs_rtc_regs *)MXS_RTC_BASE;
41 struct mxs_lcdif_regs *lcdif_regs =
42 (struct mxs_lcdif_regs *)MXS_LCDIF_BASE;
Marek Vasut9c53b7e2012-05-01 11:09:47 +000043
44 /*
45 * Shut down the LCD controller as it interferes with BootROM boot mode
46 * pads sampling.
47 */
48 writel(LCDIF_CTRL_RUN, &lcdif_regs->hw_lcdif_ctrl_clr);
Marek Vasutc140e982011-11-08 23:18:08 +000049
50 /* Wait 1 uS before doing the actual watchdog reset */
51 writel(1, &rtc_regs->hw_rtc_watchdog);
52 writel(RTC_CTRL_WATCHDOGEN, &rtc_regs->hw_rtc_ctrl_set);
53
54 /* Endless loop, reset will exit from here */
55 for (;;)
56 ;
57}
58
Marek Vasut39c31032013-04-25 16:37:12 +000059/*
60 * This function will craft a jumptable at 0x0 which will redirect interrupt
61 * vectoring to proper location of U-Boot in RAM.
62 *
63 * The structure of the jumptable will be as follows:
64 * ldr pc, [pc, #0x18] ..... for each vector, thus repeated 8 times
65 * <destination address> ... for each previous ldr, thus also repeated 8 times
66 *
67 * The "ldr pc, [pc, #0x18]" instruction above loads address from memory at
68 * offset 0x18 from current value of PC register. Note that PC is already
69 * incremented by 4 when computing the offset, so the effective offset is
70 * actually 0x20, this the associated <destination address>. Loading the PC
71 * register with an address performs a jump to that address.
72 */
Marek Vasutd1937632023-10-18 20:51:59 +020073noinline __attribute__((target("arm")))
Marek Vasut5bf48fb2011-11-08 23:18:23 +000074void mx28_fixup_vt(uint32_t start_addr)
75{
Marek Vasut39c31032013-04-25 16:37:12 +000076 /* ldr pc, [pc, #0x18] */
77 const uint32_t ldr_pc = 0xe59ff018;
78 /* Jumptable location is 0x0 */
79 uint32_t *vt = (uint32_t *)0x0;
Marek Vasut5bf48fb2011-11-08 23:18:23 +000080 int i;
81
Marek Vasut39c31032013-04-25 16:37:12 +000082 for (i = 0; i < 8; i++) {
Wolfgang Denk6ae80832014-11-06 14:02:57 +010083 /* cppcheck-suppress nullPointer */
Marek Vasut39c31032013-04-25 16:37:12 +000084 vt[i] = ldr_pc;
Wolfgang Denk6ae80832014-11-06 14:02:57 +010085 /* cppcheck-suppress nullPointer */
Marek Vasut39c31032013-04-25 16:37:12 +000086 vt[i + 8] = start_addr + (4 * i);
87 }
Marek Vasutd1937632023-10-18 20:51:59 +020088
89 /* Make sure ARM core points to low vectors */
90 set_cr(get_cr() & ~CR_V);
Marek Vasut5bf48fb2011-11-08 23:18:23 +000091}
92
93#ifdef CONFIG_ARCH_MISC_INIT
94int arch_misc_init(void)
95{
96 mx28_fixup_vt(gd->relocaddr);
Marek Vasutc140e982011-11-08 23:18:08 +000097 return 0;
98}
Marek Vasut5bf48fb2011-11-08 23:18:23 +000099#endif
Marek Vasutc140e982011-11-08 23:18:08 +0000100
Marek Vasutc140e982011-11-08 23:18:08 +0000101int arch_cpu_init(void)
102{
Otavio Salvador22f4ff92012-08-05 09:05:31 +0000103 struct mxs_clkctrl_regs *clkctrl_regs =
104 (struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE;
Marek Vasut5bf48fb2011-11-08 23:18:23 +0000105
Shiji Yangeff11fa2023-08-03 09:47:17 +0800106 mx28_fixup_vt((uint32_t)_start);
Marek Vasutc140e982011-11-08 23:18:08 +0000107
108 /*
109 * Enable NAND clock
110 */
Rasmus Villemoes6cb658c2019-09-12 09:17:10 +0000111 /* Set bypass bit */
Marek Vasutc140e982011-11-08 23:18:08 +0000112 writel(CLKCTRL_CLKSEQ_BYPASS_GPMI,
113 &clkctrl_regs->hw_clkctrl_clkseq_set);
114
Rasmus Villemoes6cb658c2019-09-12 09:17:10 +0000115 /* Set GPMI clock to ref_xtal / 1 */
Rasmus Villemoes5a84b032019-09-12 09:17:11 +0000116 clrbits_le32(&clkctrl_regs->hw_clkctrl_gpmi, CLKCTRL_GPMI_CLKGATE);
117 while (readl(&clkctrl_regs->hw_clkctrl_gpmi) & CLKCTRL_GPMI_CLKGATE)
118 ;
Marek Vasutc140e982011-11-08 23:18:08 +0000119 clrsetbits_le32(&clkctrl_regs->hw_clkctrl_gpmi,
Rasmus Villemoes5a84b032019-09-12 09:17:11 +0000120 CLKCTRL_GPMI_DIV_MASK, 1);
Marek Vasutc140e982011-11-08 23:18:08 +0000121
122 udelay(1000);
123
Marek Vasut53fdab22011-11-08 23:18:13 +0000124 /*
125 * Configure GPIO unit
126 */
127 mxs_gpio_init();
128
Marek Vasut93541b42012-04-08 17:34:46 +0000129#ifdef CONFIG_APBH_DMA
130 /* Start APBH DMA */
131 mxs_dma_init();
132#endif
133
Marek Vasutc140e982011-11-08 23:18:08 +0000134 return 0;
135}
Marek Vasutc140e982011-11-08 23:18:08 +0000136
Peng Fanb741b162015-08-13 10:55:33 +0800137u32 get_cpu_rev(void)
Otavio Salvadorca36b532012-07-28 11:43:47 +0000138{
Otavio Salvador22f4ff92012-08-05 09:05:31 +0000139 struct mxs_digctl_regs *digctl_regs =
140 (struct mxs_digctl_regs *)MXS_DIGCTL_BASE;
Otavio Salvadorca36b532012-07-28 11:43:47 +0000141 uint8_t rev = readl(&digctl_regs->hw_digctl_chipid) & 0x000000FF;
142
143 switch (readl(&digctl_regs->hw_digctl_chipid) & HW_DIGCTL_CHIPID_MASK) {
Otavio Salvadorfd96c032013-01-11 03:19:08 +0000144 case HW_DIGCTL_CHIPID_MX23:
145 switch (rev) {
146 case 0x0:
Otavio Salvadorfd96c032013-01-11 03:19:08 +0000147 case 0x1:
Otavio Salvadorfd96c032013-01-11 03:19:08 +0000148 case 0x2:
Otavio Salvadorfd96c032013-01-11 03:19:08 +0000149 case 0x3:
Otavio Salvadorfd96c032013-01-11 03:19:08 +0000150 case 0x4:
Peng Fanb741b162015-08-13 10:55:33 +0800151 return (MXC_CPU_MX23 << 12) | (rev + 0x10);
Otavio Salvadorfd96c032013-01-11 03:19:08 +0000152 default:
Peng Fanb741b162015-08-13 10:55:33 +0800153 return 0;
Otavio Salvadorfd96c032013-01-11 03:19:08 +0000154 }
Otavio Salvadorca36b532012-07-28 11:43:47 +0000155 case HW_DIGCTL_CHIPID_MX28:
156 switch (rev) {
157 case 0x1:
Peng Fanb741b162015-08-13 10:55:33 +0800158 return (MXC_CPU_MX28 << 12) | 0x12;
Otavio Salvadorca36b532012-07-28 11:43:47 +0000159 default:
Peng Fanb741b162015-08-13 10:55:33 +0800160 return 0;
Otavio Salvadorca36b532012-07-28 11:43:47 +0000161 }
162 default:
Peng Fanb741b162015-08-13 10:55:33 +0800163 return 0;
164 }
165}
166
167#if defined(CONFIG_DISPLAY_CPUINFO)
168const char *get_imx_type(u32 imxtype)
169{
170 switch (imxtype) {
171 case MXC_CPU_MX23:
Michael Heimpold0ad9e1f2016-06-06 14:26:39 +0200172 return "23";
Peng Fanb741b162015-08-13 10:55:33 +0800173 case MXC_CPU_MX28:
Michael Heimpold0ad9e1f2016-06-06 14:26:39 +0200174 return "28";
Peng Fanb741b162015-08-13 10:55:33 +0800175 default:
Otavio Salvadorca36b532012-07-28 11:43:47 +0000176 return "??";
177 }
178}
179
Marek Vasutc140e982011-11-08 23:18:08 +0000180int print_cpuinfo(void)
181{
Peng Fanb741b162015-08-13 10:55:33 +0800182 u32 cpurev;
Mans Rullgard2f66b402018-04-21 16:11:09 +0100183 struct mxs_spl_data *data = MXS_SPL_DATA;
Marek Vasutb28fe462012-05-01 11:09:45 +0000184
Peng Fanb741b162015-08-13 10:55:33 +0800185 cpurev = get_cpu_rev();
186 printf("CPU: Freescale i.MX%s rev%d.%d at %d MHz\n",
187 get_imx_type((cpurev & 0xFF000) >> 12),
188 (cpurev & 0x000F0) >> 4,
189 (cpurev & 0x0000F) >> 0,
Otavio Salvadorca36b532012-07-28 11:43:47 +0000190 mxc_get_clock(MXC_ARM_CLK) / 1000000);
Otavio Salvadorcbf0bf22012-08-13 09:53:12 +0000191 printf("BOOT: %s\n", mxs_boot_modes[data->boot_mode_idx].mode);
Marek Vasutc140e982011-11-08 23:18:08 +0000192 return 0;
193}
194#endif
195
Simon Glassed38aef2020-05-10 11:40:03 -0600196int do_mx28_showclocks(struct cmd_tbl *cmdtp, int flag, int argc,
197 char *const argv[])
Marek Vasutc140e982011-11-08 23:18:08 +0000198{
199 printf("CPU: %3d MHz\n", mxc_get_clock(MXC_ARM_CLK) / 1000000);
200 printf("BUS: %3d MHz\n", mxc_get_clock(MXC_AHB_CLK) / 1000000);
201 printf("EMI: %3d MHz\n", mxc_get_clock(MXC_EMI_CLK));
202 printf("GPMI: %3d MHz\n", mxc_get_clock(MXC_GPMI_CLK) / 1000000);
203 return 0;
204}
205
206/*
207 * Initializes on-chip ethernet controllers.
208 */
Otavio Salvadord1de2e02012-08-19 04:58:29 +0000209#if defined(CONFIG_MX28) && defined(CONFIG_CMD_NET)
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900210int cpu_eth_init(struct bd_info *bis)
Marek Vasutc140e982011-11-08 23:18:08 +0000211{
Otavio Salvador22f4ff92012-08-05 09:05:31 +0000212 struct mxs_clkctrl_regs *clkctrl_regs =
213 (struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE;
Marek Vasutc140e982011-11-08 23:18:08 +0000214
215 /* Turn on ENET clocks */
216 clrbits_le32(&clkctrl_regs->hw_clkctrl_enet,
217 CLKCTRL_ENET_SLEEP | CLKCTRL_ENET_DISABLE);
218
219 /* Set up ENET PLL for 50 MHz */
220 /* Power on ENET PLL */
221 writel(CLKCTRL_PLL2CTRL0_POWER,
222 &clkctrl_regs->hw_clkctrl_pll2ctrl0_set);
223
224 udelay(10);
225
226 /* Gate on ENET PLL */
227 writel(CLKCTRL_PLL2CTRL0_CLKGATE,
228 &clkctrl_regs->hw_clkctrl_pll2ctrl0_clr);
229
230 /* Enable pad output */
231 setbits_le32(&clkctrl_regs->hw_clkctrl_enet, CLKCTRL_ENET_CLK_OUT_EN);
232
233 return 0;
234}
235#endif
236
Fabio Estevam570dcfd2013-01-08 05:21:45 +0000237__weak void mx28_adjust_mac(int dev_id, unsigned char *mac)
Fabio Estevam4029c012011-12-20 06:42:29 +0000238{
239 mac[0] = 0x00;
240 mac[1] = 0x04; /* Use FSL vendor MAC address by default */
241
242 if (dev_id == 1) /* Let MAC1 be MAC0 + 1 by default */
243 mac[5] += 1;
244}
245
Fabio Estevam4029c012011-12-20 06:42:29 +0000246#ifdef CONFIG_MX28_FEC_MAC_IN_OCOTP
247
248#define MXS_OCOTP_MAX_TIMEOUT 1000000
249void imx_get_mac_from_fuse(int dev_id, unsigned char *mac)
250{
Otavio Salvador22f4ff92012-08-05 09:05:31 +0000251 struct mxs_ocotp_regs *ocotp_regs =
252 (struct mxs_ocotp_regs *)MXS_OCOTP_BASE;
Fabio Estevam4029c012011-12-20 06:42:29 +0000253 uint32_t data;
254
255 memset(mac, 0, 6);
256
257 writel(OCOTP_CTRL_RD_BANK_OPEN, &ocotp_regs->hw_ocotp_ctrl_set);
258
Otavio Salvadorcbf0bf22012-08-13 09:53:12 +0000259 if (mxs_wait_mask_clr(&ocotp_regs->hw_ocotp_ctrl_reg, OCOTP_CTRL_BUSY,
Fabio Estevam4029c012011-12-20 06:42:29 +0000260 MXS_OCOTP_MAX_TIMEOUT)) {
261 printf("MXS FEC: Can't get MAC from OCOTP\n");
262 return;
263 }
264
265 data = readl(&ocotp_regs->hw_ocotp_cust0);
266
267 mac[2] = (data >> 24) & 0xff;
268 mac[3] = (data >> 16) & 0xff;
269 mac[4] = (data >> 8) & 0xff;
270 mac[5] = data & 0xff;
271 mx28_adjust_mac(dev_id, mac);
272}
273#else
274void imx_get_mac_from_fuse(int dev_id, unsigned char *mac)
275{
276 memset(mac, 0, 6);
277}
278#endif
279
Otavio Salvadora2bbe0c2012-08-19 04:58:30 +0000280int mxs_dram_init(void)
Fabio Estevam93f3a892011-12-20 05:46:33 +0000281{
Mans Rullgard2f66b402018-04-21 16:11:09 +0100282 struct mxs_spl_data *data = MXS_SPL_DATA;
Fabio Estevam93f3a892011-12-20 05:46:33 +0000283
Marek Vasut9136fe92012-05-01 11:09:44 +0000284 if (data->mem_dram_size == 0) {
Otavio Salvadora2bbe0c2012-08-19 04:58:30 +0000285 printf("MXS:\n"
Marek Vasut9136fe92012-05-01 11:09:44 +0000286 "Error, the RAM size passed up from SPL is 0!\n");
Fabio Estevam93f3a892011-12-20 05:46:33 +0000287 hang();
288 }
289
Marek Vasut9136fe92012-05-01 11:09:44 +0000290 gd->ram_size = data->mem_dram_size;
Fabio Estevam93f3a892011-12-20 05:46:33 +0000291 return 0;
292}
293
Marek Vasutc140e982011-11-08 23:18:08 +0000294U_BOOT_CMD(
295 clocks, CONFIG_SYS_MAXARGS, 1, do_mx28_showclocks,
296 "display clocks",
297 ""
298);