blob: dcae282e289f16b5a604d9cbe084632e0300fd8f [file] [log] [blame]
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +05301/*
2 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * Based on davinci_dvevm.h. Original Copyrights follow:
5 *
6 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
7 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +05309 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/*
15 * Board
16 */
Ben Gardiner4b9538a2010-10-14 17:26:29 -040017#define CONFIG_DRIVER_TI_EMAC
Lad, Prabhakarc618b612012-06-24 21:35:23 +000018/* check if direct NOR boot config is used */
19#ifndef CONFIG_DIRECT_NOR_BOOT
Stefano Babicfc850ab2010-11-11 15:38:02 +010020#define CONFIG_USE_SPIFLASH
Lad, Prabhakarc618b612012-06-24 21:35:23 +000021#endif
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053022
23/*
Adam Ford5ff6c0a2017-09-17 20:43:46 -050024* Disable DM_* for SPL build and can be re-enabled after adding
25* DM support in SPL
26*/
27#ifdef CONFIG_SPL_BUILD
28#undef CONFIG_DM_SPI
29#undef CONFIG_DM_SPI_FLASH
30#undef CONFIG_DM_I2C
31#undef CONFIG_DM_I2C_COMPAT
32#endif
33/*
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053034 * SoC Configuration
35 */
Christian Riesch48c2d6d2012-02-02 00:44:39 +000036#define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053037#define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID)
38#define CONFIG_SYS_OSCIN_FREQ 24000000
39#define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
40#define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053041
Lad, Prabhakarc618b612012-06-24 21:35:23 +000042#ifdef CONFIG_DIRECT_NOR_BOOT
43#define CONFIG_ARCH_CPU_INIT
44#define CONFIG_DA8XX_GPIO
Lad, Prabhakarc618b612012-06-24 21:35:23 +000045#define CONFIG_SYS_DV_NOR_BOOT_CFG (0x11)
Lad, Prabhakarc618b612012-06-24 21:35:23 +000046#endif
47
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053048/*
49 * Memory Info
50 */
51#define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053052#define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
53#define PHYS_SDRAM_1_SIZE (64 << 20) /* SDRAM size 64MB */
Ben Gardiner7618f612010-08-23 09:08:15 -040054#define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053055
56/* memtest start addr */
57#define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000)
58
59/* memtest will be run on 16MB */
60#define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024)
61
62#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053063
Christian Riesch63e341b2011-12-09 09:47:37 +000064#define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \
65 DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
66 DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
67 DAVINCI_SYSCFG_SUSPSRC_UART2 | \
68 DAVINCI_SYSCFG_SUSPSRC_EMAC | \
69 DAVINCI_SYSCFG_SUSPSRC_I2C)
70
71/*
72 * PLL configuration
73 */
Christian Riesch63e341b2011-12-09 09:47:37 +000074
75#define CONFIG_SYS_DA850_PLL0_PLLM 24
76#define CONFIG_SYS_DA850_PLL1_PLLM 21
77
78/*
79 * DDR2 memory configuration
80 */
81#define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
82 DV_DDR_PHY_EXT_STRBEN | \
83 (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT))
84
85#define CONFIG_SYS_DA850_DDR2_SDBCR ( \
86 (1 << DV_DDR_SDCR_MSDRAMEN_SHIFT) | \
87 (1 << DV_DDR_SDCR_DDREN_SHIFT) | \
88 (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
89 (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
90 (0x3 << DV_DDR_SDCR_CL_SHIFT) | \
91 (0x2 << DV_DDR_SDCR_IBANK_SHIFT) | \
92 (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
93
94/* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
95#define CONFIG_SYS_DA850_DDR2_SDBCR2 0
96
97#define CONFIG_SYS_DA850_DDR2_SDTIMR ( \
98 (14 << DV_DDR_SDTMR1_RFC_SHIFT) | \
99 (2 << DV_DDR_SDTMR1_RP_SHIFT) | \
100 (2 << DV_DDR_SDTMR1_RCD_SHIFT) | \
101 (1 << DV_DDR_SDTMR1_WR_SHIFT) | \
102 (5 << DV_DDR_SDTMR1_RAS_SHIFT) | \
103 (8 << DV_DDR_SDTMR1_RC_SHIFT) | \
104 (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
105 (0 << DV_DDR_SDTMR1_WTR_SHIFT))
106
107#define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \
108 (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
109 (0 << DV_DDR_SDTMR2_XP_SHIFT) | \
110 (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
111 (17 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
112 (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
113 (0 << DV_DDR_SDTMR2_RTP_SHIFT) | \
114 (0 << DV_DDR_SDTMR2_CKE_SHIFT))
115
116#define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000494
117#define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
118
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530119/*
120 * Serial Driver info
121 */
Adam Ford5ff6c0a2017-09-17 20:43:46 -0500122
123#if defined(CONFIG_SPL_BUILD) || defined(CONFIG_DIRECT_NOR_BOOT)
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530124#define CONFIG_SYS_NS16550_SERIAL
125#define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size */
126#define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */
Adam Ford5ff6c0a2017-09-17 20:43:46 -0500127#endif
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530128#define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530129
Stefano Babicfc850ab2010-11-11 15:38:02 +0100130#define CONFIG_SPI
Stefano Babicfc850ab2010-11-11 15:38:02 +0100131#define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID)
Adam Ford5ff6c0a2017-09-17 20:43:46 -0500132#ifdef CONFIG_SPL_BUILD
133#define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE
Stefano Babicfc850ab2010-11-11 15:38:02 +0100134#define CONFIG_SF_DEFAULT_SPEED 30000000
135#define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
Adam Ford5ff6c0a2017-09-17 20:43:46 -0500136#endif
Stefano Babicfc850ab2010-11-11 15:38:02 +0100137
Lad, Prabhakara52e2602012-06-24 21:35:19 +0000138#ifdef CONFIG_USE_SPIFLASH
Lad, Prabhakara52e2602012-06-24 21:35:19 +0000139#define CONFIG_SPL_SPI_LOAD
Lad, Prabhakara52e2602012-06-24 21:35:19 +0000140#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8000
Peter Howardb521c262014-12-17 12:14:36 +1100141#define CONFIG_SYS_SPI_U_BOOT_SIZE 0x40000
Lad, Prabhakara52e2602012-06-24 21:35:19 +0000142#endif
143
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530144/*
145 * I2C Configuration
146 */
Adam Ford66017122017-09-17 20:43:48 -0500147#ifndef CONFIG_SPL_BUILD
Vitaly Andrianovbc9cd952014-04-04 13:16:52 -0400148#define CONFIG_SYS_I2C_DAVINCI
Sudhakar Rajashekhara5851e122010-11-18 09:59:37 -0500149#define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20
Adam Ford66017122017-09-17 20:43:48 -0500150#endif
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530151
152/*
Ben Gardiner314305c2010-10-14 17:26:25 -0400153 * Flash & Environment
154 */
155#ifdef CONFIG_USE_NAND
Ben Gardiner314305c2010-10-14 17:26:25 -0400156#define CONFIG_NAND_DAVINCI
Ben Gardiner314305c2010-10-14 17:26:25 -0400157#define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */
158#define CONFIG_ENV_SIZE (128 << 10)
159#define CONFIG_SYS_NAND_USE_FLASH_BBT
160#define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
161#define CONFIG_SYS_NAND_PAGE_2K
162#define CONFIG_SYS_NAND_CS 3
163#define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
Eric Benardf7dafcf2013-04-22 05:55:00 +0000164#define CONFIG_SYS_NAND_MASK_CLE 0x10
165#define CONFIG_SYS_NAND_MASK_ALE 0x8
Ben Gardiner314305c2010-10-14 17:26:25 -0400166#undef CONFIG_SYS_NAND_HW_ECC
167#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
Lad, Prabhakaref160a32012-06-24 21:35:22 +0000168#define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
169#define CONFIG_SYS_NAND_5_ADDR_CYCLE
170#define CONFIG_SYS_NAND_PAGE_SIZE (2 << 10)
171#define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10)
172#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x28000
173#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x60000
174#define CONFIG_SYS_NAND_U_BOOT_DST 0xc1080000
175#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
176#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \
177 CONFIG_SYS_NAND_U_BOOT_SIZE - \
178 CONFIG_SYS_MALLOC_LEN - \
179 GENERATED_GBL_DATA_SIZE)
180#define CONFIG_SYS_NAND_ECCPOS { \
181 24, 25, 26, 27, 28, \
182 29, 30, 31, 32, 33, 34, 35, 36, 37, 38, \
183 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, \
184 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, \
185 59, 60, 61, 62, 63 }
186#define CONFIG_SYS_NAND_PAGE_COUNT 64
187#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
188#define CONFIG_SYS_NAND_ECCSIZE 512
189#define CONFIG_SYS_NAND_ECCBYTES 10
190#define CONFIG_SYS_NAND_OOBSIZE 64
Scott Woodc352a0c2012-09-20 19:09:07 -0500191#define CONFIG_SPL_NAND_BASE
192#define CONFIG_SPL_NAND_DRIVERS
193#define CONFIG_SPL_NAND_ECC
Lad, Prabhakaref160a32012-06-24 21:35:22 +0000194#define CONFIG_SPL_NAND_LOAD
Ben Gardiner314305c2010-10-14 17:26:25 -0400195#endif
196
197/*
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400198 * Network & Ethernet Configuration
199 */
200#ifdef CONFIG_DRIVER_TI_EMAC
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400201#define CONFIG_MII
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400202#define CONFIG_BOOTP_DNS2
203#define CONFIG_BOOTP_SEND_HOSTNAME
204#define CONFIG_NET_RETRY_COUNT 10
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400205#endif
206
Nagabhushana Netagunte87539bf2011-09-03 22:18:32 -0400207#ifdef CONFIG_USE_NOR
Nagabhushana Netagunte87539bf2011-09-03 22:18:32 -0400208#define CONFIG_FLASH_CFI_DRIVER
209#define CONFIG_SYS_FLASH_CFI
210#define CONFIG_SYS_FLASH_PROTECTION
211#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */
212#define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */
213#define CONFIG_ENV_OFFSET (CONFIG_SYS_FLASH_SECT_SZ * 3)
214#define CONFIG_ENV_SIZE (10 << 10) /* 10KB */
215#define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
216#define PHYS_FLASH_SIZE (8 << 20) /* Flash size 8MB */
217#define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\
218 + 3)
219#define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ
220#endif
221
Stefano Babicfc850ab2010-11-11 15:38:02 +0100222#ifdef CONFIG_USE_SPIFLASH
Stefano Babicfc850ab2010-11-11 15:38:02 +0100223#define CONFIG_ENV_SIZE (64 << 10)
Peter Howardb521c262014-12-17 12:14:36 +1100224#define CONFIG_ENV_OFFSET (512 << 10)
Stefano Babicfc850ab2010-11-11 15:38:02 +0100225#define CONFIG_ENV_SECT_SIZE (64 << 10)
Adam Ford4c9c7232017-09-17 20:43:47 -0500226#ifdef CONFIG_SPL_BUILD
227#undef CONFIG_SPI_FLASH_MTD
228#endif
229#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
230#define CONFIG_MTD_PARTITIONS /* required for UBI partition support */
Stefano Babicfc850ab2010-11-11 15:38:02 +0100231#endif
232
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400233/*
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530234 * U-Boot general configuration
235 */
Nagabhushana Netagunte24d30962011-09-03 22:19:28 -0400236#define CONFIG_MISC_INIT_R
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530237#define CONFIG_BOOTFILE "uImage" /* Boot file name */
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530238#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530239#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
240#define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000)
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530241#define CONFIG_MX_CYCLIC
242
243/*
244 * Linux Information
245 */
Ben Gardiner14c2f7e2010-10-14 17:26:32 -0400246#define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100)
Nagabhushana Netagunte24d30962011-09-03 22:19:28 -0400247#define CONFIG_HWCONFIG /* enable hwconfig */
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530248#define CONFIG_CMDLINE_TAG
Sekhar Nori6e112202010-11-19 11:39:48 -0500249#define CONFIG_REVISION_TAG
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530250#define CONFIG_SETUP_MEMORY_TAGS
Adam Ford5ff6c0a2017-09-17 20:43:46 -0500251
252#define CONFIG_BOOTCOMMAND \
253 "run envboot; " \
254 "run mmcboot; "
255
256#define DEFAULT_LINUX_BOOT_ENV \
257 "loadaddr=0xc0700000\0" \
258 "fdtaddr=0xc0600000\0" \
259 "scriptaddr=0xc0600000\0"
260
261#include <environment/ti/mmc.h>
262
263#define CONFIG_EXTRA_ENV_SETTINGS \
264 DEFAULT_LINUX_BOOT_ENV \
265 DEFAULT_MMC_TI_ARGS \
266 "bootpart=0:2\0" \
267 "bootdir=/boot\0" \
268 "bootfile=zImage\0" \
269 "fdtfile=da850-evm.dtb\0" \
270 "boot_fdt=yes\0" \
271 "boot_fit=0\0" \
272 "console=ttyS2,115200n8\0" \
273 "hwconfig=dsp:wake=yes"
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530274
Hadli, Manjunath0dfccbe2012-02-06 00:30:44 +0000275#ifdef CONFIG_CMD_BDI
276#define CONFIG_CLOCKS
277#endif
278
Ben Gardiner314305c2010-10-14 17:26:25 -0400279#ifdef CONFIG_USE_NAND
Ben Gardinera0a9c712010-10-14 17:26:27 -0400280#define CONFIG_MTD_DEVICE
281#define CONFIG_MTD_PARTITIONS
Ben Gardiner314305c2010-10-14 17:26:25 -0400282#endif
283
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530284#if !defined(CONFIG_USE_NAND) && \
285 !defined(CONFIG_USE_NOR) && \
286 !defined(CONFIG_USE_SPIFLASH)
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530287#define CONFIG_ENV_SIZE (16 << 10)
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530288#endif
289
Lad, Prabhakarc618b612012-06-24 21:35:23 +0000290#ifndef CONFIG_DIRECT_NOR_BOOT
Christian Riesch63e341b2011-12-09 09:47:37 +0000291/* defines for SPL */
Tom Rini12938582012-08-14 12:27:13 -0700292#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE - \
293 CONFIG_SYS_MALLOC_LEN)
294#define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN
Tom Rini12938582012-08-14 12:27:13 -0700295#define CONFIG_SPL_SPI_LOAD
Christian Riesch63e341b2011-12-09 09:47:37 +0000296#define CONFIG_SPL_STACK 0x8001ff00
297#define CONFIG_SPL_TEXT_BASE 0x80000000
Albert ARIBAUDa02e3cc2013-04-12 05:14:32 +0000298#define CONFIG_SPL_MAX_FOOTPRINT 32768
Christian Riesch40aad402014-05-07 10:16:28 +0200299#define CONFIG_SPL_PAD_TO 32768
Lad, Prabhakarc618b612012-06-24 21:35:23 +0000300#endif
Lad, Prabhakar8dc6df82012-06-24 21:35:20 +0000301
302/* Load U-Boot Image From MMC */
303#ifdef CONFIG_SPL_MMC_LOAD
Lad, Prabhakar8dc6df82012-06-24 21:35:20 +0000304#undef CONFIG_SPL_SPI_LOAD
305#endif
306
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200307/* additions for new relocation code, must added to all boards */
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200308#define CONFIG_SYS_SDRAM_BASE 0xc0000000
Lad, Prabhakarc618b612012-06-24 21:35:23 +0000309
310#ifdef CONFIG_DIRECT_NOR_BOOT
311#define CONFIG_SYS_INIT_SP_ADDR 0x8001ff00
312#else
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200313#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200314 GENERATED_GBL_DATA_SIZE)
Lad, Prabhakarc618b612012-06-24 21:35:23 +0000315#endif /* CONFIG_DIRECT_NOR_BOOT */
Simon Glassce3574f2017-05-17 08:23:09 -0600316
317#include <asm/arch/hardware.h>
318
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530319#endif /* __CONFIG_H */