blob: c201310f268179c8e8595f27df73806656082ac6 [file] [log] [blame]
Andre Schwarz546cb1f2008-06-10 09:13:16 +02001/*
2 * Copyright (C) Matrix Vision GmbH 2008
3 *
4 * Matrix Vision mvBlueLYNX-M7 configuration file
5 * based on Freescale's MPC8349ITX.
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
Andre Schwarz65ef0172008-07-02 18:54:08 +020030#include <version.h>
Andre Schwarz546cb1f2008-06-10 09:13:16 +020031
32/*
33 * High Level Configuration Options
34 */
35#define CONFIG_E300 1
Peter Tyser62e73982009-05-22 17:23:24 -050036#define CONFIG_MPC83xx 1
Peter Tyser72f2d392009-05-22 17:23:25 -050037#define CONFIG_MPC834x 1
Andre Schwarz546cb1f2008-06-10 09:13:16 +020038#define CONFIG_MPC8343 1
39
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020040#define CONFIG_SYS_TEXT_BASE 0xFFF00000
41
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020042#define CONFIG_SYS_IMMR 0xE0000000
Andre Schwarz546cb1f2008-06-10 09:13:16 +020043
44#define CONFIG_PCI
Andre Schwarz546cb1f2008-06-10 09:13:16 +020045#define CONFIG_PCI_SKIP_HOST_BRIDGE
46#define CONFIG_HARD_I2C
47#define CONFIG_TSEC_ENET
48#define CONFIG_MPC8XXX_SPI
49#define CONFIG_HARD_SPI
50#define MVBLM7_MMC_CS 0x04000000
André Schwarza8e1d952009-08-27 14:48:35 +020051#define CONFIG_MISC_INIT_R
Andre Schwarz546cb1f2008-06-10 09:13:16 +020052
53/* I2C */
Andre Schwarz546cb1f2008-06-10 09:13:16 +020054#define CONFIG_FSL_I2C
55#define CONFIG_I2C_MULTI_BUS
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020056#define CONFIG_SYS_I2C_OFFSET 0x3000
57#define CONFIG_SYS_I2C2_OFFSET 0x3100
Andre Schwarz546cb1f2008-06-10 09:13:16 +020058
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020059#define CONFIG_SYS_I2C_SPEED 100000
60#define CONFIG_SYS_I2C_SLAVE 0x7F
Andre Schwarz546cb1f2008-06-10 09:13:16 +020061
62/*
63 * DDR Setup
64 */
André Schwarza8e1d952009-08-27 14:48:35 +020065#undef CONFIG_SPD_EEPROM
66
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020067#define CONFIG_SYS_DDR_BASE 0x00000000
68#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
69#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
70#define CONFIG_SYS_83XX_DDR_USES_CS0 1
71#define CONFIG_SYS_MEMTEST_START (60<<20)
72#define CONFIG_SYS_MEMTEST_END (70<<20)
André Schwarza8e1d952009-08-27 14:48:35 +020073#define CONFIG_VERY_BIG_RAM
Andre Schwarz546cb1f2008-06-10 09:13:16 +020074
André Schwarza8e1d952009-08-27 14:48:35 +020075#define CONFIG_SYS_DDRCDR 0x22000001
76#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
Andre Schwarz546cb1f2008-06-10 09:13:16 +020077
André Schwarza8e1d952009-08-27 14:48:35 +020078#define CONFIG_SYS_DDR_SIZE 512
Andre Schwarz546cb1f2008-06-10 09:13:16 +020079
André Schwarza8e1d952009-08-27 14:48:35 +020080#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
Andre Schwarz546cb1f2008-06-10 09:13:16 +020081
André Schwarza8e1d952009-08-27 14:48:35 +020082#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
Andre Schwarz546cb1f2008-06-10 09:13:16 +020083
André Schwarza8e1d952009-08-27 14:48:35 +020084#define CONFIG_SYS_DDR_TIMING_0 0x00260802
85#define CONFIG_SYS_DDR_TIMING_1 0x3837c322
86#define CONFIG_SYS_DDR_TIMING_2 0x0f9848c6
87#define CONFIG_SYS_DDR_TIMING_3 0x00000000
Andre Schwarz546cb1f2008-06-10 09:13:16 +020088
André Schwarza8e1d952009-08-27 14:48:35 +020089#define CONFIG_SYS_DDR_SDRAM_CFG 0x43080008
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
André Schwarza8e1d952009-08-27 14:48:35 +020091#define CONFIG_SYS_DDR_INTERVAL 0x02000100
Andre Schwarz546cb1f2008-06-10 09:13:16 +020092
André Schwarza8e1d952009-08-27 14:48:35 +020093#define CONFIG_SYS_DDR_MODE 0x04040242
94#define CONFIG_SYS_DDR_MODE2 0x00800000
Andre Schwarz546cb1f2008-06-10 09:13:16 +020095
96/* Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097#define CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +020098#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200100
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200101#define CONFIG_SYS_FLASH_BASE 0xFF800000
102#define CONFIG_SYS_FLASH_SIZE 8
103#define CONFIG_SYS_FLASH_SIZE_SHIFT 3
104#define CONFIG_SYS_FLASH_EMPTY_INFO
105#define CONFIG_SYS_FLASH_ERASE_TOUT 60000
106#define CONFIG_SYS_FLASH_WRITE_TOUT 500
107#define CONFIG_SYS_MAX_FLASH_BANKS 1
108#define CONFIG_SYS_MAX_FLASH_SECT 256
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200109
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | BR_PS_16 | BR_V)
111#define CONFIG_SYS_OR0_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) | OR_UPM_XAM | \
Kim Phillips1558d0d2008-06-10 13:25:24 -0500112 OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | OR_GPCM_XACS|\
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200113 OR_GPCM_SCY_15 | OR_GPCM_TRLX | OR_GPCM_EHTR | \
114 OR_GPCM_EAD)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
116#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | (0x13 + CONFIG_SYS_FLASH_SIZE_SHIFT))
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200117
118/*
119 * U-Boot memory configuration
120 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200121#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#undef CONFIG_SYS_RAMBOOT
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200123
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#define CONFIG_SYS_INIT_RAM_LOCK
125#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200126#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200127
Wolfgang Denk0191e472010-10-26 14:34:52 +0200128#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200130
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
132#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
133#define CONFIG_SYS_MALLOC_LEN (512 * 1024)
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200134
135/*
136 * Local Bus LCRR and LBCR regs
137 * LCRR: DLL bypass, Clock divider is 4
138 * External Local Bus rate is
139 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
140 */
Kim Phillips328040a2009-09-25 18:19:44 -0500141#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
142#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_LBC_LBCR 0x00000000
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200144
145/* LB sdram refresh timer, about 6us */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200146#define CONFIG_SYS_LBC_LSRT 0x32000000
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200147/* LB refresh timer prescal, 266MHz/32*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#define CONFIG_SYS_LBC_MRTPR 0x20000000
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200149
150/*
151 * Serial Port
152 */
153#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154#define CONFIG_SYS_NS16550
155#define CONFIG_SYS_NS16550_SERIAL
156#define CONFIG_SYS_NS16550_REG_SIZE 1
157#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200158
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_BAUDRATE_TABLE \
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200160 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
161
162#define CONFIG_CONSOLE ttyS0
163#define CONFIG_BAUDRATE 115200
164
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
166#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200167
168/* pass open firmware flat tree */
169#define CONFIG_OF_LIBFDT 1
170#define CONFIG_OF_BOARD_SETUP 1
171#define CONFIG_OF_STDOUT_VIA_ALIAS 1
172#define MV_DTB_NAME "mvblm7.dtb"
173
174/*
175 * PCI
176 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
178#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
179#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000
180#define CONFIG_SYS_PCI1_MMIO_BASE (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
181#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
182#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000
183#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
184#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
185#define CONFIG_SYS_PCI1_IO_SIZE 0x01000000
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200186
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200187#define CONFIG_NET_MULTI 1
188#define CONFIG_NET_RETRY_COUNT 3
189
Wolfgang Denk291ba1b2010-10-06 09:05:45 +0200190#define CONFIG_PCI_66M
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200191#define CONFIG_83XX_CLKIN 66666667
192#define CONFIG_PCI_PNP
193#define CONFIG_PCI_SCAN_SHOW
194
195/* TSEC */
196#define CONFIG_GMII
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197#define CONFIG_SYS_VSC8601_SKEWFIX
198#define CONFIG_SYS_VSC8601_SKEW_TX 3
199#define CONFIG_SYS_VSC8601_SKEW_RX 3
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200200
201#define CONFIG_TSEC1
202#define CONFIG_TSEC2
203
204#define CONFIG_HAS_ETH0
205#define CONFIG_TSEC1_NAME "TSEC0"
206#define CONFIG_FEC1_PHY_NORXERR
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#define CONFIG_SYS_TSEC1_OFFSET 0x24000
208#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200209#define TSEC1_PHY_ADDR 0x10
210#define TSEC1_PHYIDX 0
211#define TSEC1_FLAGS (TSEC_GIGABIT|TSEC_REDUCED)
212
213#define CONFIG_HAS_ETH1
214#define CONFIG_TSEC2_NAME "TSEC1"
215#define CONFIG_FEC2_PHY_NORXERR
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#define CONFIG_SYS_TSEC2_OFFSET 0x25000
217#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200218#define TSEC2_PHY_ADDR 0x11
219#define TSEC2_PHYIDX 0
220#define TSEC2_FLAGS (TSEC_GIGABIT|TSEC_REDUCED)
221
222#define CONFIG_ETHPRIME "TSEC0"
223
224#define CONFIG_BOOTP_VENDOREX
225#define CONFIG_BOOTP_SUBNETMASK
226#define CONFIG_BOOTP_GATEWAY
227#define CONFIG_BOOTP_DNS
228#define CONFIG_BOOTP_DNS2
229#define CONFIG_BOOTP_HOSTNAME
230#define CONFIG_BOOTP_BOOTFILESIZE
231#define CONFIG_BOOTP_BOOTPATH
232#define CONFIG_BOOTP_NTPSERVER
233#define CONFIG_BOOTP_RANDOM_DELAY
234#define CONFIG_BOOTP_SEND_HOSTNAME
235
236/* USB */
Andre Schwarzd3f51dd2010-05-03 13:22:31 +0200237#define CONFIG_SYS_USB_HOST
238#define CONFIG_USB_EHCI
239#define CONFIG_USB_EHCI_FSL
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200240#define CONFIG_HAS_FSL_DR_USB
Andre Schwarzd3f51dd2010-05-03 13:22:31 +0200241#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200242
243/*
244 * Environment
245 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#undef CONFIG_SYS_FLASH_PROTECTION
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200247#define CONFIG_ENV_OVERWRITE
248
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200249#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200250#define CONFIG_ENV_ADDR 0xFF800000
251#define CONFIG_ENV_SIZE 0x2000
252#define CONFIG_ENV_SECT_SIZE 0x2000
253#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR+CONFIG_ENV_SIZE)
254#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200255
Wolfgang Denk41df50a2008-06-28 23:34:37 +0200256#define CONFIG_LOADS_ECHO
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200257#define CONFIG_SYS_LOADS_BAUD_CHANGE
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200258
259/*
260 * Command line configuration.
261 */
262#include <config_cmd_default.h>
263
264#define CONFIG_CMD_CACHE
265#define CONFIG_CMD_IRQ
266#define CONFIG_CMD_NET
267#define CONFIG_CMD_MII
268#define CONFIG_CMD_PING
269#define CONFIG_CMD_DHCP
270#define CONFIG_CMD_SDRAM
271#define CONFIG_CMD_PCI
272#define CONFIG_CMD_I2C
273#define CONFIG_CMD_FPGA
Andre Schwarzd3f51dd2010-05-03 13:22:31 +0200274#define CONFIG_CMD_USB
275#define CONFIG_DOS_PARTITION
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200276
277#undef CONFIG_WATCHDOG
278
279/*
280 * Miscellaneous configurable options
281 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200282#define CONFIG_SYS_LONGHELP
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200283#define CONFIG_CMDLINE_EDITING
Kim Phillips26c16d82010-04-15 17:36:05 -0500284#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285#define CONFIG_SYS_HUSH_PARSER
286#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200287
288/* default load address */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200289#define CONFIG_SYS_LOAD_ADDR 0x2000000
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200290/* default location for tftp and bootm */
291#define CONFIG_LOADADDR 0x200000
292
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200293#define CONFIG_SYS_PROMPT "mvBL-M7> "
294#define CONFIG_SYS_CBSIZE 256
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200295
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200296#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
297#define CONFIG_SYS_MAXARGS 16
298#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
299#define CONFIG_SYS_HZ 1000
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200300
301/*
302 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700303 * have to be in the first 256 MB of memory, since this is
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200304 * the maximum mapped by the Linux kernel during initialization.
305 */
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700306#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200307
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200308#define CONFIG_SYS_HRCW_LOW 0x0
309#define CONFIG_SYS_HRCW_HIGH 0x0
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200310
311/*
312 * System performance
313 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200314#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
315#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
316#define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
317#define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200318
319/* clocking */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200320#define CONFIG_SYS_SCCR_ENCCM 0
321#define CONFIG_SYS_SCCR_USBMPHCM 0
322#define CONFIG_SYS_SCCR_USBDRCM 2
323#define CONFIG_SYS_SCCR_TSEC1CM 1
324#define CONFIG_SYS_SCCR_TSEC2CM 1
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200325
Andre Schwarz1978bdd2010-10-22 11:21:46 +0200326#define CONFIG_SYS_SICRH 0x1fef0003
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200327#define CONFIG_SYS_SICRL (SICRL_LDP_A | SICRL_USB1 | SICRL_USB0)
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200328
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200329#define CONFIG_SYS_HID0_INIT 0x000000000
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500330#define CONFIG_SYS_HID0_FINAL (CONFIG_SYS_HID0_INIT | \
331 HID0_ENABLE_INSTRUCTION_CACHE)
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200332
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200333#define CONFIG_SYS_HID2 HID2_HBE
Andre Schwarz65ef0172008-07-02 18:54:08 +0200334#define CONFIG_HIGH_BATS 1
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200335
336/* DDR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200337#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
338#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200339
340/* PCI */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200341#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
342#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
343#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT |\
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200344 BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200345#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200346
347/* no PCI2 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200348#define CONFIG_SYS_IBAT3L 0
349#define CONFIG_SYS_IBAT3U 0
350#define CONFIG_SYS_IBAT4L 0
351#define CONFIG_SYS_IBAT4U 0
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200352
353/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200354#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | \
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200355 BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200356#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR | BATU_BL_256M | BATU_VS | BATU_VP)
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200357
358/* stack in DCACHE 0xFDF00000 & FLASH @ 0xFF800000 */
Scott Wood7acde322009-03-31 17:49:36 -0500359#define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE | \
360 BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200361#define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
362#define CONFIG_SYS_IBAT7L 0
363#define CONFIG_SYS_IBAT7U 0
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200364
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200365#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
366#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
367#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
368#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
369#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
370#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
371#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
372#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
373#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
374#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
375#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
376#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
377#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
378#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
379#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
380#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200381
382/*
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200383 * Environment Configuration
384 */
385#define CONFIG_ENV_OVERWRITE
386
387#define CONFIG_NETDEV eth0
388
389/* Default path and filenames */
390#define CONFIG_BOOTDELAY 5
391#define CONFIG_AUTOBOOT_KEYED
392#define CONFIG_AUTOBOOT_STOP_STR "s"
393#define CONFIG_ZERO_BOOTDELAY_CHECK
394#define CONFIG_RESET_TO_RETRY 1000
395
Andre Schwarzdf77a9b2008-08-20 11:11:52 +0200396#define MV_CI mvBL-M7
397#define MV_VCI mvBL-M7
André Schwarza8e1d952009-08-27 14:48:35 +0200398#define MV_FPGA_DATA 0xfff40000
399#define MV_FPGA_SIZE 0
Andre Schwarzdf77a9b2008-08-20 11:11:52 +0200400#define MV_KERNEL_ADDR 0xff810000
401#define MV_INITRD_ADDR 0xffb00000
Peter Tyserd78876c2009-09-16 21:38:10 -0500402#define MV_SCRIPT_ADDR 0xff804000
403#define MV_SCRIPT_ADDR2 0xff806000
Andre Schwarzdf77a9b2008-08-20 11:11:52 +0200404#define MV_DTB_ADDR 0xff808000
405#define MV_INITRD_LENGTH 0x00400000
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200406
407#define CONFIG_SHOW_BOOT_PROGRESS 1
408
Andre Schwarzdf77a9b2008-08-20 11:11:52 +0200409#define MV_KERNEL_ADDR_RAM 0x00100000
410#define MV_DTB_ADDR_RAM 0x00600000
411#define MV_INITRD_ADDR_RAM 0x01000000
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200412
Peter Tyserd78876c2009-09-16 21:38:10 -0500413#define CONFIG_BOOTCOMMAND "if imi ${script_addr}; \
414 then source ${script_addr}; \
415 else source ${script_addr2}; \
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200416 fi;"
417#define CONFIG_BOOTARGS "root=/dev/ram ro rootfstype=squashfs"
418
419#define CONFIG_EXTRA_ENV_SETTINGS \
420 "console_nr=0\0" \
Andre Schwarzdf77a9b2008-08-20 11:11:52 +0200421 "baudrate=" MK_STR(CONFIG_BAUDRATE) "\0" \
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200422 "stdin=serial\0" \
423 "stdout=serial\0" \
424 "stderr=serial\0" \
425 "fpga=0\0" \
Andre Schwarzdf77a9b2008-08-20 11:11:52 +0200426 "fpgadata=" MK_STR(MV_FPGA_DATA) "\0" \
427 "fpgadatasize=" MK_STR(MV_FPGA_SIZE) "\0" \
Peter Tyserd78876c2009-09-16 21:38:10 -0500428 "script_addr=" MK_STR(MV_SCRIPT_ADDR) "\0" \
429 "script_addr2=" MK_STR(MV_SCRIPT_ADDR2) "\0" \
Andre Schwarzdf77a9b2008-08-20 11:11:52 +0200430 "mv_kernel_addr=" MK_STR(MV_KERNEL_ADDR) "\0" \
431 "mv_kernel_addr_ram=" MK_STR(MV_KERNEL_ADDR_RAM) "\0" \
432 "mv_initrd_addr=" MK_STR(MV_INITRD_ADDR) "\0" \
433 "mv_initrd_addr_ram=" MK_STR(MV_INITRD_ADDR_RAM) "\0" \
434 "mv_initrd_length=" MK_STR(MV_INITRD_LENGTH) "\0" \
435 "mv_dtb_addr=" MK_STR(MV_DTB_ADDR) "\0" \
436 "mv_dtb_addr_ram=" MK_STR(MV_DTB_ADDR_RAM) "\0" \
437 "dtb_name=" MK_STR(MV_DTB_NAME) "\0" \
Andre Schwarz65ef0172008-07-02 18:54:08 +0200438 "mv_version=" U_BOOT_VERSION "\0" \
Andre Schwarzdf77a9b2008-08-20 11:11:52 +0200439 "dhcp_client_id=" MK_STR(MV_CI) "\0" \
440 "dhcp_vendor-class-identifier=" MK_STR(MV_VCI) "\0" \
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200441 "netretry=no\0" \
442 "use_static_ipaddr=no\0" \
443 "static_ipaddr=192.168.90.10\0" \
444 "static_netmask=255.255.255.0\0" \
445 "static_gateway=0.0.0.0\0" \
André Schwarza8e1d952009-08-27 14:48:35 +0200446 "initrd_name=uInitrd.mvBL-M7-rfs\0" \
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200447 "zcip=no\0" \
448 "netboot=yes\0" \
449 "mvtest=Ff\0" \
450 "tried_bootfromflash=no\0" \
451 "tried_bootfromnet=no\0" \
452 "bootfile=mvblm72625.boot\0" \
453 "use_dhcp=yes\0" \
454 "gev_start=yes\0" \
455 "mvbcdma_debug=0\0" \
456 "mvbcia_debug=0\0" \
457 "propdev_debug=0\0" \
458 "gevss_debug=0\0" \
459 "watchdog=0\0" \
460 "usb_dr_mode=host\0" \
Andre Schwarzdf77a9b2008-08-20 11:11:52 +0200461 "sensor_cnt=2\0" \
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200462 ""
463
464#define CONFIG_FPGA_COUNT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200465#define CONFIG_FPGA CONFIG_SYS_ALTERA_CYCLON2
Andre Schwarz546cb1f2008-06-10 09:13:16 +0200466#define CONFIG_FPGA_ALTERA
467#define CONFIG_FPGA_CYCLON2
468
469#endif