blob: f9756923a1ac8a6a81e6586c720fcf2f40a62378 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Kumar Galae1c09492010-07-15 16:49:03 -05002/*
ramneek mehresh3d339632012-04-18 19:39:53 +00003 * Copyright 2009-2012 Freescale Semiconductor, Inc.
Kumar Galae1c09492010-07-15 16:49:03 -05004 */
5
6/*
7 * Corenet DS style board configuration file
8 */
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12#include "../board/freescale/common/ics307_clk.h"
13
Shaohui Xie25a2b392011-03-16 10:10:32 +080014#ifdef CONFIG_RAMBOOT_PBL
Aneesh Bansale0f50152015-06-16 10:36:00 +053015#ifdef CONFIG_SECURE_BOOT
Shaohui Xie25a2b392011-03-16 10:10:32 +080016#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
17#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Aneesh Bansale0f50152015-06-16 10:36:00 +053018#ifdef CONFIG_NAND
19#define CONFIG_RAMBOOT_NAND
20#endif
Aneesh Bansalb69061d2015-06-16 10:36:43 +053021#define CONFIG_BOOTSCRIPT_COPY_RAM
Aneesh Bansale0f50152015-06-16 10:36:00 +053022#else
23#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
24#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090025#define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
York Sun80d89912016-11-18 11:22:17 -080026#if defined(CONFIG_TARGET_P3041DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090027#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p3041ds.cfg
York Sund1bb6022016-11-18 11:26:09 -080028#elif defined(CONFIG_TARGET_P4080DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090029#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p4080ds.cfg
York Sun14bd0742016-11-18 11:32:46 -080030#elif defined(CONFIG_TARGET_P5020DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090031#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5020ds.cfg
York Suncc85e252016-11-18 11:40:51 -080032#elif defined(CONFIG_TARGET_P5040DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090033#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5040ds.cfg
Shaohui Xieea65fd82012-08-10 02:49:35 +000034#endif
Shaohui Xie25a2b392011-03-16 10:10:32 +080035#endif
Aneesh Bansale0f50152015-06-16 10:36:00 +053036#endif
Shaohui Xie25a2b392011-03-16 10:10:32 +080037
Liu Gangb4611ee2012-08-09 05:10:03 +000038#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gang1e084582012-03-08 00:33:18 +000039/* Set 1M boot space */
Liu Gangb4611ee2012-08-09 05:10:03 +000040#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
41#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
42 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +000043#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Liu Gang1e084582012-03-08 00:33:18 +000044#endif
45
Kumar Galae1c09492010-07-15 16:49:03 -050046/* High Level Configuration Options */
Kumar Galae1c09492010-07-15 16:49:03 -050047#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Kumar Galae1c09492010-07-15 16:49:03 -050048
Kumar Galae727a362011-01-12 02:48:53 -060049#ifndef CONFIG_RESET_VECTOR_ADDRESS
50#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
51#endif
52
Kumar Galae1c09492010-07-15 16:49:03 -050053#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080054#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -040055#define CONFIG_PCIE1 /* PCIE controller 1 */
56#define CONFIG_PCIE2 /* PCIE controller 2 */
Kumar Galae1c09492010-07-15 16:49:03 -050057#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
58#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
Kumar Galae1c09492010-07-15 16:49:03 -050059
Kumar Galae1c09492010-07-15 16:49:03 -050060#define CONFIG_ENV_OVERWRITE
61
Masahiro Yamada8cea9b52017-02-11 22:43:54 +090062#ifndef CONFIG_MTD_NOR_FLASH
Kumar Galae1c09492010-07-15 16:49:03 -050063#else
Kumar Galae1c09492010-07-15 16:49:03 -050064#define CONFIG_FLASH_CFI_DRIVER
65#define CONFIG_SYS_FLASH_CFI
York Sun7b1559d2011-06-30 11:00:56 -070066#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
Shaohui Xiec6083892011-05-12 18:46:40 +080067#endif
68
69#if defined(CONFIG_SPIFLASH)
70#define CONFIG_SYS_EXTRA_ENV_RELOC
Shaohui Xiec6083892011-05-12 18:46:40 +080071#define CONFIG_ENV_SPI_BUS 0
72#define CONFIG_ENV_SPI_CS 0
73#define CONFIG_ENV_SPI_MAX_HZ 10000000
74#define CONFIG_ENV_SPI_MODE 0
75#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
76#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
77#define CONFIG_ENV_SECT_SIZE 0x10000
78#elif defined(CONFIG_SDCARD)
79#define CONFIG_SYS_EXTRA_ENV_RELOC
Fabio Estevamae8c45e2012-01-11 09:20:50 +000080#define CONFIG_FSL_FIXED_MMC_LOCATION
Shaohui Xiec6083892011-05-12 18:46:40 +080081#define CONFIG_SYS_MMC_ENV_DEV 0
82#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053083#define CONFIG_ENV_OFFSET (512 * 1658)
Shaohui Xiee04e16b2011-05-09 16:53:51 +080084#elif defined(CONFIG_NAND)
85#define CONFIG_SYS_EXTRA_ENV_RELOC
Shaohui Xiee04e16b2011-05-09 16:53:51 +080086#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053087#define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gangb4611ee2012-08-09 05:10:03 +000088#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gang85bcd732012-03-08 00:33:20 +000089#define CONFIG_ENV_ADDR 0xffe20000
90#define CONFIG_ENV_SIZE 0x2000
Liu Gang170fae22012-03-08 00:33:15 +000091#elif defined(CONFIG_ENV_IS_NOWHERE)
92#define CONFIG_ENV_SIZE 0x2000
Shaohui Xiec6083892011-05-12 18:46:40 +080093#else
Shaohui Xie25a2b392011-03-16 10:10:32 +080094#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Shaohui Xiec6083892011-05-12 18:46:40 +080095#define CONFIG_ENV_SIZE 0x2000
96#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Kumar Galae1c09492010-07-15 16:49:03 -050097#endif
98
99#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
Kumar Galae1c09492010-07-15 16:49:03 -0500100
101/*
102 * These can be toggled for performance analysis, otherwise use default.
103 */
104#define CONFIG_SYS_CACHE_STASHING
105#define CONFIG_BACKSIDE_L2_CACHE
106#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
107#define CONFIG_BTB /* toggle branch predition */
York Sun147fde12011-01-10 12:02:58 +0000108#define CONFIG_DDR_ECC
Kumar Galae1c09492010-07-15 16:49:03 -0500109#ifdef CONFIG_DDR_ECC
110#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
111#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
112#endif
113
114#define CONFIG_ENABLE_36BIT_PHYS
115
116#ifdef CONFIG_PHYS_64BIT
117#define CONFIG_ADDR_MAP
118#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
119#endif
120
York Sun18acc8b2010-09-28 15:20:36 -0700121#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
Kumar Galae1c09492010-07-15 16:49:03 -0500122#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
123#define CONFIG_SYS_MEMTEST_END 0x00400000
Kumar Galae1c09492010-07-15 16:49:03 -0500124
125/*
Shaohui Xie25a2b392011-03-16 10:10:32 +0800126 * Config the L3 Cache as L3 SRAM
127 */
128#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
129#ifdef CONFIG_PHYS_64BIT
130#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
131#else
132#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
133#endif
134#define CONFIG_SYS_L3_SIZE (1024 << 10)
135#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
136
Kumar Galae1c09492010-07-15 16:49:03 -0500137#ifdef CONFIG_PHYS_64BIT
138#define CONFIG_SYS_DCSRBAR 0xf0000000
139#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
140#endif
141
142/* EEPROM */
143#define CONFIG_ID_EEPROM
144#define CONFIG_SYS_I2C_EEPROM_NXID
145#define CONFIG_SYS_EEPROM_BUS_NUM 0
146#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
147#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
148
149/*
150 * DDR Setup
151 */
152#define CONFIG_VERY_BIG_RAM
153#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
154#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
155
156#define CONFIG_DIMM_SLOTS_PER_CTLR 1
york0b2bb6d2010-07-02 22:25:59 +0000157#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
Kumar Galae1c09492010-07-15 16:49:03 -0500158
159#define CONFIG_DDR_SPD
Kumar Galae1c09492010-07-15 16:49:03 -0500160
Kumar Galae1c09492010-07-15 16:49:03 -0500161#define CONFIG_SYS_SPD_BUS_NUM 1
162#define SPD_EEPROM_ADDRESS1 0x51
163#define SPD_EEPROM_ADDRESS2 0x52
Kumar Galae38209e2011-02-09 02:00:08 +0000164#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
York Sun269c7eb2010-10-18 13:46:49 -0700165#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
Kumar Galae1c09492010-07-15 16:49:03 -0500166
167/*
168 * Local Bus Definitions
169 */
170
171/* Set the local bus clock 1/8 of platform clock */
172#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
173
174#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
175#ifdef CONFIG_PHYS_64BIT
176#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
177#else
178#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
179#endif
180
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800181#define CONFIG_SYS_FLASH_BR_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000182 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800183 | BR_PS_16 | BR_V)
184#define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
Kumar Galae1c09492010-07-15 16:49:03 -0500185 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
186
187#define CONFIG_SYS_BR1_PRELIM \
188 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
189#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
190
Kumar Galae1c09492010-07-15 16:49:03 -0500191#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
192#ifdef CONFIG_PHYS_64BIT
193#define PIXIS_BASE_PHYS 0xfffdf0000ull
194#else
195#define PIXIS_BASE_PHYS PIXIS_BASE
196#endif
197
198#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
199#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
200
201#define PIXIS_LBMAP_SWITCH 7
202#define PIXIS_LBMAP_MASK 0xf0
203#define PIXIS_LBMAP_SHIFT 4
204#define PIXIS_LBMAP_ALTBANK 0x40
205
206#define CONFIG_SYS_FLASH_QUIET_TEST
207#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
208
209#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
210#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
211#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
212#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
213
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200214#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kumar Galae1c09492010-07-15 16:49:03 -0500215
Shaohui Xie25a2b392011-03-16 10:10:32 +0800216#if defined(CONFIG_RAMBOOT_PBL)
217#define CONFIG_SYS_RAMBOOT
218#endif
219
Kumar Galae38209e2011-02-09 02:00:08 +0000220/* Nand Flash */
Kumar Galae38209e2011-02-09 02:00:08 +0000221#ifdef CONFIG_NAND_FSL_ELBC
222#define CONFIG_SYS_NAND_BASE 0xffa00000
223#ifdef CONFIG_PHYS_64BIT
224#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
225#else
226#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
227#endif
228
229#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
230#define CONFIG_SYS_MAX_NAND_DEVICE 1
Kumar Galae38209e2011-02-09 02:00:08 +0000231#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
232
233/* NAND flash config */
234#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
235 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
236 | BR_PS_8 /* Port Size = 8 bit */ \
237 | BR_MS_FCM /* MSEL = FCM */ \
238 | BR_V) /* valid */
239#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
240 | OR_FCM_PGS /* Large Page*/ \
241 | OR_FCM_CSCT \
242 | OR_FCM_CST \
243 | OR_FCM_CHT \
244 | OR_FCM_SCY_1 \
245 | OR_FCM_TRLX \
246 | OR_FCM_EHTR)
247
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800248#ifdef CONFIG_NAND
249#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
250#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
251#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
252#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
253#else
254#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
255#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
256#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
257#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
258#endif
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800259#else
260#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
261#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
Kumar Galad0af3b92011-08-31 09:50:13 -0500262#endif /* CONFIG_NAND_FSL_ELBC */
Kumar Galae38209e2011-02-09 02:00:08 +0000263
Kumar Galae1c09492010-07-15 16:49:03 -0500264#define CONFIG_SYS_FLASH_EMPTY_INFO
265#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
266#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
267
Kumar Galae1c09492010-07-15 16:49:03 -0500268#define CONFIG_MISC_INIT_R
269
270#define CONFIG_HWCONFIG
271
272/* define to use L1 as initial stack */
273#define CONFIG_L1_INIT_RAM
274#define CONFIG_SYS_INIT_RAM_LOCK
275#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
276#ifdef CONFIG_PHYS_64BIT
277#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
278#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
279/* The assembler doesn't like typecast */
280#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
281 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
282 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
283#else
284#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
285#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
286#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
287#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200288#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Galae1c09492010-07-15 16:49:03 -0500289
Wolfgang Denk0191e472010-10-26 14:34:52 +0200290#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kumar Galae1c09492010-07-15 16:49:03 -0500291#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
292
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530293#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Kumar Galae1c09492010-07-15 16:49:03 -0500294#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
295
296/* Serial Port - controlled on board with jumper J8
297 * open - index 2
298 * shorted - index 1
299 */
Kumar Galae1c09492010-07-15 16:49:03 -0500300#define CONFIG_SYS_NS16550_SERIAL
301#define CONFIG_SYS_NS16550_REG_SIZE 1
302#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
303
304#define CONFIG_SYS_BAUDRATE_TABLE \
305 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
306
307#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
308#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
309#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
310#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
311
Kumar Galae1c09492010-07-15 16:49:03 -0500312/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200313#define CONFIG_SYS_I2C
314#define CONFIG_SYS_I2C_FSL
315#define CONFIG_SYS_FSL_I2C_SPEED 400000
316#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
317#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
318#define CONFIG_SYS_FSL_I2C2_SPEED 400000
319#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
320#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
Kumar Galae1c09492010-07-15 16:49:03 -0500321
322/*
323 * RapidIO
324 */
Kumar Gala8975d7a2010-12-30 12:09:53 -0600325#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500326#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600327#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500328#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600329#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500330#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600331#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500332
Kumar Gala8975d7a2010-12-30 12:09:53 -0600333#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500334#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600335#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500336#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600337#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500338#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600339#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500340
341/*
Liu Gang4cc85322012-03-08 00:33:17 +0000342 * for slave u-boot IMAGE instored in master memory space,
343 * PHYS must be aligned based on the SIZE
344 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800345#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
346#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
347#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
348#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gang85bcd732012-03-08 00:33:20 +0000349/*
Liu Gangd7b17a92012-08-09 05:09:59 +0000350 * for slave UCODE and ENV instored in master memory space,
Liu Gang85bcd732012-03-08 00:33:20 +0000351 * PHYS must be aligned based on the SIZE
352 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800353#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Liu Gang99e0c292012-08-09 05:10:02 +0000354#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
355#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangd7b17a92012-08-09 05:09:59 +0000356
Liu Gangf420aa92012-03-08 00:33:21 +0000357/* slave core release by master*/
Liu Gang99e0c292012-08-09 05:10:02 +0000358#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
359#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gang4cc85322012-03-08 00:33:17 +0000360
361/*
Liu Gangb4611ee2012-08-09 05:10:03 +0000362 * SRIO_PCIE_BOOT - SLAVE
Liu Gang1e084582012-03-08 00:33:18 +0000363 */
Liu Gangb4611ee2012-08-09 05:10:03 +0000364#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
365#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
366#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
367 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +0000368#endif
369
370/*
Shaohui Xie58649792011-05-12 18:46:14 +0800371 * eSPI - Enhanced SPI
372 */
Shaohui Xie58649792011-05-12 18:46:14 +0800373#define CONFIG_SF_DEFAULT_SPEED 10000000
374#define CONFIG_SF_DEFAULT_MODE 0
375
376/*
Kumar Galae1c09492010-07-15 16:49:03 -0500377 * General PCI
378 * Memory space is mapped 1-1, but I/O space must start from 0.
379 */
380
381/* controller 1, direct to uli, tgtid 3, Base address 20000 */
382#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
383#ifdef CONFIG_PHYS_64BIT
384#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
385#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
386#else
387#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
388#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
389#endif
390#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
391#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
392#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
393#ifdef CONFIG_PHYS_64BIT
394#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
395#else
396#define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
397#endif
398#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
399
400/* controller 2, Slot 2, tgtid 2, Base address 201000 */
401#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
402#ifdef CONFIG_PHYS_64BIT
403#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
404#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
405#else
406#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
407#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
408#endif
409#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
410#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
411#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
412#ifdef CONFIG_PHYS_64BIT
413#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
414#else
415#define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
416#endif
417#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
418
419/* controller 3, Slot 1, tgtid 1, Base address 202000 */
Trübenbach, Ralfd8ec2c02011-04-20 13:04:47 +0000420#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500421#ifdef CONFIG_PHYS_64BIT
422#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
423#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
424#else
425#define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
426#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
427#endif
428#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
429#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
430#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
431#ifdef CONFIG_PHYS_64BIT
432#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
433#else
434#define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
435#endif
436#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
437
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500438/* controller 4, Base address 203000 */
439#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
440#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
441#define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
442#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
443#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
444#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
445
Kumar Galae1c09492010-07-15 16:49:03 -0500446/* Qman/Bman */
447#define CONFIG_SYS_BMAN_NUM_PORTALS 10
448#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
449#ifdef CONFIG_PHYS_64BIT
450#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
451#else
452#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
453#endif
454#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500455#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
456#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
457#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
458#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
459#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
460 CONFIG_SYS_BMAN_CENA_SIZE)
461#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
462#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500463#define CONFIG_SYS_QMAN_NUM_PORTALS 10
464#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
465#ifdef CONFIG_PHYS_64BIT
466#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
467#else
468#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
469#endif
470#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500471#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
472#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
473#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
474#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
475#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
476 CONFIG_SYS_QMAN_CENA_SIZE)
477#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
478#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500479
480#define CONFIG_SYS_DPAA_FMAN
481#define CONFIG_SYS_DPAA_PME
482/* Default address of microcode for the Linux Fman driver */
Timur Tabibb763662011-05-03 13:35:11 -0500483#if defined(CONFIG_SPIFLASH)
484/*
485 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
486 * env, so we got 0x110000.
487 */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600488#define CONFIG_SYS_QE_FW_IN_SPIFLASH
Zhao Qiang83a90842014-03-21 16:21:44 +0800489#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Timur Tabibb763662011-05-03 13:35:11 -0500490#elif defined(CONFIG_SDCARD)
491/*
492 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530493 * about 825KB (1650 blocks), Env is stored after the image, and the env size is
494 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
Timur Tabibb763662011-05-03 13:35:11 -0500495 */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600496#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Zhao Qiang83a90842014-03-21 16:21:44 +0800497#define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
Timur Tabibb763662011-05-03 13:35:11 -0500498#elif defined(CONFIG_NAND)
Timur Tabi275f4bb2011-11-22 09:21:25 -0600499#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Zhao Qiang83a90842014-03-21 16:21:44 +0800500#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gangb4611ee2012-08-09 05:10:03 +0000501#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gang1e084582012-03-08 00:33:18 +0000502/*
503 * Slave has no ucode locally, it can fetch this from remote. When implementing
504 * in two corenet boards, slave's ucode could be stored in master's memory
505 * space, the address can be mapped from slave TLB->slave LAW->
Liu Gangb4611ee2012-08-09 05:10:03 +0000506 * slave SRIO or PCIE outbound window->master inbound window->
507 * master LAW->the ucode address in master's memory space.
Liu Gang1e084582012-03-08 00:33:18 +0000508 */
509#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
Zhao Qiang83a90842014-03-21 16:21:44 +0800510#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
Kumar Galae1c09492010-07-15 16:49:03 -0500511#else
Timur Tabi275f4bb2011-11-22 09:21:25 -0600512#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiang83a90842014-03-21 16:21:44 +0800513#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Kumar Galae1c09492010-07-15 16:49:03 -0500514#endif
Timur Tabi275f4bb2011-11-22 09:21:25 -0600515#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
516#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
Kumar Galae1c09492010-07-15 16:49:03 -0500517
518#ifdef CONFIG_SYS_DPAA_FMAN
519#define CONFIG_FMAN_ENET
Andy Fleming79ce05b2010-10-20 15:35:16 -0500520#define CONFIG_PHYLIB_10G
521#define CONFIG_PHY_VITESSE
522#define CONFIG_PHY_TERANETICS
Kumar Galae1c09492010-07-15 16:49:03 -0500523#endif
524
525#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000526#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Galae1c09492010-07-15 16:49:03 -0500527
Kumar Galae1c09492010-07-15 16:49:03 -0500528#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Kumar Galae1c09492010-07-15 16:49:03 -0500529#endif /* CONFIG_PCI */
530
531/* SATA */
532#ifdef CONFIG_FSL_SATA_V2
Kumar Galae1c09492010-07-15 16:49:03 -0500533#define CONFIG_SYS_SATA_MAX_DEVICE 2
534#define CONFIG_SATA1
535#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
536#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
537#define CONFIG_SATA2
538#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
539#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
540
541#define CONFIG_LBA48
Kumar Galae1c09492010-07-15 16:49:03 -0500542#endif
543
544#ifdef CONFIG_FMAN_ENET
545#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
546#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
547#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
548#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
549#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
550
Kumar Galae1c09492010-07-15 16:49:03 -0500551#define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
552#define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
553#define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
554#define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
555#define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
Kumar Galae1c09492010-07-15 16:49:03 -0500556
557#define CONFIG_SYS_TBIPA_VALUE 8
Kumar Galae1c09492010-07-15 16:49:03 -0500558#define CONFIG_ETHPRIME "FM1@DTSEC1"
Kumar Galae1c09492010-07-15 16:49:03 -0500559#endif
560
561/*
562 * Environment
563 */
Kumar Galae1c09492010-07-15 16:49:03 -0500564#define CONFIG_LOADS_ECHO /* echo on for serial download */
565#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
566
567/*
Kumar Galae1c09492010-07-15 16:49:03 -0500568* USB
569*/
ramneek mehresh3d339632012-04-18 19:39:53 +0000570#define CONFIG_HAS_FSL_DR_USB
571#define CONFIG_HAS_FSL_MPH_USB
572
573#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
Kumar Galae1c09492010-07-15 16:49:03 -0500574#define CONFIG_USB_EHCI_FSL
575#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
ramneek mehresh3d339632012-04-18 19:39:53 +0000576#endif
Kumar Galae1c09492010-07-15 16:49:03 -0500577
Kumar Galae1c09492010-07-15 16:49:03 -0500578#ifdef CONFIG_MMC
Kumar Galae1c09492010-07-15 16:49:03 -0500579#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
580#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Kumar Galae1c09492010-07-15 16:49:03 -0500581#endif
582
583/*
584 * Miscellaneous configurable options
585 */
Kumar Galae1c09492010-07-15 16:49:03 -0500586#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kumar Galae1c09492010-07-15 16:49:03 -0500587
588/*
589 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500590 * have to be in the first 64 MB of memory, since this is
Kumar Galae1c09492010-07-15 16:49:03 -0500591 * the maximum mapped by the Linux kernel during initialization.
592 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500593#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
594#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Galae1c09492010-07-15 16:49:03 -0500595
Kumar Galae1c09492010-07-15 16:49:03 -0500596#ifdef CONFIG_CMD_KGDB
597#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Kumar Galae1c09492010-07-15 16:49:03 -0500598#endif
599
600/*
601 * Environment Configuration
602 */
Joe Hershberger257ff782011-10-13 13:03:47 +0000603#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000604#define CONFIG_BOOTFILE "uImage"
Kumar Galae1c09492010-07-15 16:49:03 -0500605#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
606
607/* default location for tftp and bootm */
608#define CONFIG_LOADADDR 1000000
609
York Sund1bb6022016-11-18 11:26:09 -0800610#ifdef CONFIG_TARGET_P4080DS
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000611#define __USB_PHY_TYPE ulpi
612#else
613#define __USB_PHY_TYPE utmi
614#endif
615
Kumar Galae1c09492010-07-15 16:49:03 -0500616#define CONFIG_EXTRA_ENV_SETTINGS \
Emil Medveb250d372010-08-31 22:57:43 -0500617 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000618 "bank_intlv=cs0_cs1;" \
ramneek mehresh1b57b002013-09-10 17:37:45 +0530619 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
620 "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Kumar Galae1c09492010-07-15 16:49:03 -0500621 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200622 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
623 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Emil Medveb250d372010-08-31 22:57:43 -0500624 "tftpflash=tftpboot $loadaddr $uboot && " \
625 "protect off $ubootaddr +$filesize && " \
626 "erase $ubootaddr +$filesize && " \
627 "cp.b $loadaddr $ubootaddr $filesize && " \
628 "protect on $ubootaddr +$filesize && " \
629 "cmp.b $loadaddr $ubootaddr $filesize\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500630 "consoledev=ttyS0\0" \
631 "ramdiskaddr=2000000\0" \
632 "ramdiskfile=p4080ds/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500633 "fdtaddr=1e00000\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500634 "fdtfile=p4080ds/p4080ds.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500635 "bdev=sda3\0"
Kumar Galae1c09492010-07-15 16:49:03 -0500636
637#define CONFIG_HDBOOT \
638 "setenv bootargs root=/dev/$bdev rw " \
639 "console=$consoledev,$baudrate $othbootargs;" \
640 "tftp $loadaddr $bootfile;" \
641 "tftp $fdtaddr $fdtfile;" \
642 "bootm $loadaddr - $fdtaddr"
643
644#define CONFIG_NFSBOOTCOMMAND \
645 "setenv bootargs root=/dev/nfs rw " \
646 "nfsroot=$serverip:$rootpath " \
647 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
648 "console=$consoledev,$baudrate $othbootargs;" \
649 "tftp $loadaddr $bootfile;" \
650 "tftp $fdtaddr $fdtfile;" \
651 "bootm $loadaddr - $fdtaddr"
652
653#define CONFIG_RAMBOOTCOMMAND \
654 "setenv bootargs root=/dev/ram rw " \
655 "console=$consoledev,$baudrate $othbootargs;" \
656 "tftp $ramdiskaddr $ramdiskfile;" \
657 "tftp $loadaddr $bootfile;" \
658 "tftp $fdtaddr $fdtfile;" \
659 "bootm $loadaddr $ramdiskaddr $fdtaddr"
660
661#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
662
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000663#include <asm/fsl_secure_boot.h>
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000664
Kumar Galae1c09492010-07-15 16:49:03 -0500665#endif /* __CONFIG_H */