blob: 9925531aba43300c2a6f000fd0428e570838372e [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +02002/*
3 * Copyright (C) 2013 Samsung Electronics
4 * Sanghee Kim <sh0130.kim@samsung.com>
5 * Piotr Wilczek <p.wilczek@samsung.com>
6 *
7 * Configuation settings for the SAMSUNG TRATS2 (EXYNOS4412) board.
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +02008 */
9
Piotr Wilczek87d2e782014-03-07 14:59:49 +010010#ifndef __CONFIG_TRATS2_H
11#define __CONFIG_TRATS2_H
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +020012
Simon Glassbe165002014-10-07 22:01:44 -060013#include <configs/exynos4-common.h>
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +020014
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +020015#ifndef CONFIG_SYS_L2CACHE_OFF
Tom Rini6a5dccc2022-11-16 13:10:41 -050016#define CFG_SYS_PL310_BASE 0x10502000
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +020017#endif
18
Piotr Wilczek87d2e782014-03-07 14:59:49 +010019/* TRATS2 has 4 banks of DRAM */
Tom Rinibb4dd962022-11-16 13:10:37 -050020#define CFG_SYS_SDRAM_BASE 0x40000000
21#define PHYS_SDRAM_1 CFG_SYS_SDRAM_BASE
Piotr Wilczek87d2e782014-03-07 14:59:49 +010022#define SDRAM_BANK_SIZE (256 << 20) /* 256 MB */
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +020023
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +020024/* Tizen - partitions definitions */
Przemyslaw Marczak276e8d92014-02-28 18:53:36 +010025#define PARTS_CSA "csa-mmc"
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +020026#define PARTS_BOOT "boot"
Przemyslaw Marczak276e8d92014-02-28 18:53:36 +010027#define PARTS_QBOOT "qboot"
Piotr Wilczek953b8422013-11-27 11:11:02 +010028#define PARTS_CSC "csc"
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +020029#define PARTS_ROOT "platform"
30#define PARTS_DATA "data"
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +020031#define PARTS_UMS "ums"
32
33#define PARTS_DEFAULT \
Piotr Wilczek5539e1e2013-12-30 09:40:40 +010034 "uuid_disk=${uuid_gpt_disk};" \
Piotr Wilczek953b8422013-11-27 11:11:02 +010035 "name="PARTS_CSA",start=5MiB,size=8MiB,uuid=${uuid_gpt_"PARTS_CSA"};" \
Przemyslaw Marczak276e8d92014-02-28 18:53:36 +010036 "name="PARTS_BOOT",size=60MiB,uuid=${uuid_gpt_"PARTS_BOOT"};" \
37 "name="PARTS_QBOOT",size=100MiB,uuid=${uuid_gpt_"PARTS_QBOOT"};" \
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +020038 "name="PARTS_CSC",size=150MiB,uuid=${uuid_gpt_"PARTS_CSC"};" \
Piotr Wilczek953b8422013-11-27 11:11:02 +010039 "name="PARTS_ROOT",size=1536MiB,uuid=${uuid_gpt_"PARTS_ROOT"};" \
Przemyslaw Marczak276e8d92014-02-28 18:53:36 +010040 "name="PARTS_DATA",size=3000MiB,uuid=${uuid_gpt_"PARTS_DATA"};" \
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +020041 "name="PARTS_UMS",size=-,uuid=${uuid_gpt_"PARTS_UMS"}\0" \
42
Tom Rini3aef00d2022-12-04 10:03:38 -050043#define CFG_DFU_ALT \
Mateusz Zalega0ab80bf2014-04-28 21:13:25 +020044 "u-boot raw 0x80 0x800;" \
Łukasz Majewskib7afe212014-07-22 10:17:06 +020045 "/uImage ext4 0 2;" \
46 "/modem.bin ext4 0 2;" \
47 "/exynos4412-trats2.dtb ext4 0 2;" \
Przemyslaw Marczak276e8d92014-02-28 18:53:36 +010048 ""PARTS_CSA" part 0 1;" \
Łukasz Majewski5cd4f742014-01-14 08:02:24 +010049 ""PARTS_BOOT" part 0 2;" \
Przemyslaw Marczak276e8d92014-02-28 18:53:36 +010050 ""PARTS_QBOOT" part 0 3;" \
51 ""PARTS_CSC" part 0 4;" \
Łukasz Majewski5cd4f742014-01-14 08:02:24 +010052 ""PARTS_ROOT" part 0 5;" \
53 ""PARTS_DATA" part 0 6;" \
Przemyslaw Marczakea60f022014-01-22 12:02:47 +010054 ""PARTS_UMS" part 0 7;" \
Łukasz Majewskif106bf52015-04-01 12:34:30 +020055 "params.bin raw 0x38 0x8;" \
56 "/Image.itb ext4 0 2\0"
Piotr Wilczek9317ba12013-11-12 15:22:46 +010057
Tom Rinic9edebe2022-12-04 10:03:50 -050058#define CFG_EXTRA_ENV_SETTINGS \
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +020059 "bootk=" \
Piotr Wilczek155f67d2014-01-22 15:54:37 +010060 "run loaduimage;" \
61 "if run loaddtb; then " \
62 "bootm 0x40007FC0 - ${fdtaddr};" \
63 "fi;" \
64 "bootm 0x40007FC0;\0" \
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +020065 "updatebackup=" \
Jaehoon Chung92441af2014-04-30 09:09:15 +090066 "mmc dev 0 2; mmc write 0x51000000 0 0x800;" \
67 " mmc dev 0 0\0" \
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +020068 "updatebootb=" \
Jaehoon Chung92441af2014-04-30 09:09:15 +090069 "mmc read 0x51000000 0x80 0x800; run updatebackup\0" \
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +020070 "mmcboot=" \
71 "setenv bootargs root=/dev/mmcblk${mmcdev}p${mmcrootpart} " \
72 "${lpj} rootwait ${console} ${meminfo} ${opts} ${lcdinfo}; " \
Piotr Wilczek155f67d2014-01-22 15:54:37 +010073 "run bootk\0" \
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +020074 "bootchart=set opts init=/sbin/bootchartd; run bootcmd\0" \
75 "boottrace=setenv opts initcall_debug; run bootcmd\0" \
76 "verify=n\0" \
77 "rootfstype=ext4\0" \
Andre Heider698793b2020-09-17 08:52:01 +020078 "console=console=ttySAC2,115200n8\0" \
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +020079 "kernelname=uImage\0" \
Piotr Wilczek61bba482013-11-27 11:11:00 +010080 "loaduimage=ext4load mmc ${mmcdev}:${mmcbootpart} 0x40007FC0 " \
81 "${kernelname}\0" \
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +020082 "loaddtb=ext4load mmc ${mmcdev}:${mmcbootpart} ${fdtaddr} " \
83 "${fdtfile}\0" \
Tom Rini5e0e2542022-12-02 16:42:15 -050084 "mmcdev=0\0" \
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +020085 "mmcbootpart=2\0" \
86 "mmcrootpart=5\0" \
87 "opts=always_resume=1\0" \
88 "partitions=" PARTS_DEFAULT \
Tom Rini3aef00d2022-12-04 10:03:38 -050089 "dfu_alt_info=" CFG_DFU_ALT \
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +020090 "uartpath=ap\0" \
91 "usbpath=ap\0" \
92 "consoleon=set console console=ttySAC2,115200n8; save; reset\0" \
93 "consoleoff=set console console=ram; save; reset\0" \
94 "spladdr=0x40000100\0" \
95 "splsize=0x200\0" \
96 "splfile=falcon.bin\0" \
97 "spl_export=" \
98 "setexpr spl_imgsize ${splsize} + 8 ;" \
99 "setenv spl_imgsize 0x${spl_imgsize};" \
100 "setexpr spl_imgaddr ${spladdr} - 8 ;" \
101 "setexpr spl_addr_tmp ${spladdr} - 4 ;" \
102 "mw.b ${spl_imgaddr} 0x00 ${spl_imgsize};run loaduimage;" \
103 "setenv bootargs root=/dev/mmcblk${mmcdev}p${mmcrootpart} " \
104 "${lpj} rootwait ${console} ${meminfo} ${opts} ${lcdinfo};" \
105 "spl export atags 0x40007FC0;" \
106 "crc32 ${spladdr} ${splsize} ${spl_imgaddr};" \
107 "mw.l ${spl_addr_tmp} ${splsize};" \
108 "ext4write mmc ${mmcdev}:${mmcbootpart}" \
109 " /${splfile} ${spl_imgaddr} ${spl_imgsize};" \
110 "setenv spl_imgsize;" \
111 "setenv spl_imgaddr;" \
112 "setenv spl_addr_tmp;\0" \
Tom Rini84afe7a2021-08-10 17:34:22 -0400113 ENV_ITB \
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +0200114 "fdtaddr=40800000\0" \
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +0200115
Albert ARIBAUDb8fb7b82014-04-08 09:25:08 +0200116/* GPT */
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +0200117
Przemyslaw Marczakd87efc92014-01-22 11:24:19 +0100118/* Download menu - definitions for check keys */
119#ifndef __ASSEMBLY__
Przemyslaw Marczakd87efc92014-01-22 11:24:19 +0100120
121#define KEY_PWR_PMIC_NAME "MAX77686_PMIC"
122#define KEY_PWR_STATUS_REG MAX77686_REG_PMIC_STATUS1
123#define KEY_PWR_STATUS_MASK (1 << 0)
124#define KEY_PWR_INTERRUPT_REG MAX77686_REG_PMIC_INT1
125#define KEY_PWR_INTERRUPT_MASK (1 << 1)
126
Akshay Saraswatbbb1a622014-05-13 10:30:15 +0530127#define KEY_VOL_UP_GPIO EXYNOS4X12_GPIO_X22
128#define KEY_VOL_DOWN_GPIO EXYNOS4X12_GPIO_X33
Przemyslaw Marczakd87efc92014-01-22 11:24:19 +0100129#endif /* __ASSEMBLY__ */
130
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +0200131#endif /* __CONFIG_H */