Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Piotr Wilczek | 2b3c92a | 2013-09-20 15:01:27 +0200 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2013 Samsung Electronics |
| 4 | * Sanghee Kim <sh0130.kim@samsung.com> |
| 5 | * Piotr Wilczek <p.wilczek@samsung.com> |
| 6 | * |
| 7 | * Configuation settings for the SAMSUNG TRATS2 (EXYNOS4412) board. |
Piotr Wilczek | 2b3c92a | 2013-09-20 15:01:27 +0200 | [diff] [blame] | 8 | */ |
| 9 | |
Piotr Wilczek | 87d2e78 | 2014-03-07 14:59:49 +0100 | [diff] [blame] | 10 | #ifndef __CONFIG_TRATS2_H |
| 11 | #define __CONFIG_TRATS2_H |
Piotr Wilczek | 2b3c92a | 2013-09-20 15:01:27 +0200 | [diff] [blame] | 12 | |
Simon Glass | be16500 | 2014-10-07 22:01:44 -0600 | [diff] [blame] | 13 | #include <configs/exynos4-common.h> |
Piotr Wilczek | 2b3c92a | 2013-09-20 15:01:27 +0200 | [diff] [blame] | 14 | |
Piotr Wilczek | 2b3c92a | 2013-09-20 15:01:27 +0200 | [diff] [blame] | 15 | #ifndef CONFIG_SYS_L2CACHE_OFF |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 16 | #define CFG_SYS_PL310_BASE 0x10502000 |
Piotr Wilczek | 2b3c92a | 2013-09-20 15:01:27 +0200 | [diff] [blame] | 17 | #endif |
| 18 | |
Piotr Wilczek | 87d2e78 | 2014-03-07 14:59:49 +0100 | [diff] [blame] | 19 | /* TRATS2 has 4 banks of DRAM */ |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 20 | #define CFG_SYS_SDRAM_BASE 0x40000000 |
| 21 | #define PHYS_SDRAM_1 CFG_SYS_SDRAM_BASE |
Piotr Wilczek | 87d2e78 | 2014-03-07 14:59:49 +0100 | [diff] [blame] | 22 | #define SDRAM_BANK_SIZE (256 << 20) /* 256 MB */ |
Piotr Wilczek | 2b3c92a | 2013-09-20 15:01:27 +0200 | [diff] [blame] | 23 | |
Piotr Wilczek | 2b3c92a | 2013-09-20 15:01:27 +0200 | [diff] [blame] | 24 | /* Tizen - partitions definitions */ |
Przemyslaw Marczak | 276e8d9 | 2014-02-28 18:53:36 +0100 | [diff] [blame] | 25 | #define PARTS_CSA "csa-mmc" |
Piotr Wilczek | 2b3c92a | 2013-09-20 15:01:27 +0200 | [diff] [blame] | 26 | #define PARTS_BOOT "boot" |
Przemyslaw Marczak | 276e8d9 | 2014-02-28 18:53:36 +0100 | [diff] [blame] | 27 | #define PARTS_QBOOT "qboot" |
Piotr Wilczek | 953b842 | 2013-11-27 11:11:02 +0100 | [diff] [blame] | 28 | #define PARTS_CSC "csc" |
Piotr Wilczek | 2b3c92a | 2013-09-20 15:01:27 +0200 | [diff] [blame] | 29 | #define PARTS_ROOT "platform" |
| 30 | #define PARTS_DATA "data" |
Piotr Wilczek | 2b3c92a | 2013-09-20 15:01:27 +0200 | [diff] [blame] | 31 | #define PARTS_UMS "ums" |
| 32 | |
| 33 | #define PARTS_DEFAULT \ |
Piotr Wilczek | 5539e1e | 2013-12-30 09:40:40 +0100 | [diff] [blame] | 34 | "uuid_disk=${uuid_gpt_disk};" \ |
Piotr Wilczek | 953b842 | 2013-11-27 11:11:02 +0100 | [diff] [blame] | 35 | "name="PARTS_CSA",start=5MiB,size=8MiB,uuid=${uuid_gpt_"PARTS_CSA"};" \ |
Przemyslaw Marczak | 276e8d9 | 2014-02-28 18:53:36 +0100 | [diff] [blame] | 36 | "name="PARTS_BOOT",size=60MiB,uuid=${uuid_gpt_"PARTS_BOOT"};" \ |
| 37 | "name="PARTS_QBOOT",size=100MiB,uuid=${uuid_gpt_"PARTS_QBOOT"};" \ |
Piotr Wilczek | 2b3c92a | 2013-09-20 15:01:27 +0200 | [diff] [blame] | 38 | "name="PARTS_CSC",size=150MiB,uuid=${uuid_gpt_"PARTS_CSC"};" \ |
Piotr Wilczek | 953b842 | 2013-11-27 11:11:02 +0100 | [diff] [blame] | 39 | "name="PARTS_ROOT",size=1536MiB,uuid=${uuid_gpt_"PARTS_ROOT"};" \ |
Przemyslaw Marczak | 276e8d9 | 2014-02-28 18:53:36 +0100 | [diff] [blame] | 40 | "name="PARTS_DATA",size=3000MiB,uuid=${uuid_gpt_"PARTS_DATA"};" \ |
Piotr Wilczek | 2b3c92a | 2013-09-20 15:01:27 +0200 | [diff] [blame] | 41 | "name="PARTS_UMS",size=-,uuid=${uuid_gpt_"PARTS_UMS"}\0" \ |
| 42 | |
Tom Rini | 3aef00d | 2022-12-04 10:03:38 -0500 | [diff] [blame] | 43 | #define CFG_DFU_ALT \ |
Mateusz Zalega | 0ab80bf | 2014-04-28 21:13:25 +0200 | [diff] [blame] | 44 | "u-boot raw 0x80 0x800;" \ |
Łukasz Majewski | b7afe21 | 2014-07-22 10:17:06 +0200 | [diff] [blame] | 45 | "/uImage ext4 0 2;" \ |
| 46 | "/modem.bin ext4 0 2;" \ |
| 47 | "/exynos4412-trats2.dtb ext4 0 2;" \ |
Przemyslaw Marczak | 276e8d9 | 2014-02-28 18:53:36 +0100 | [diff] [blame] | 48 | ""PARTS_CSA" part 0 1;" \ |
Łukasz Majewski | 5cd4f74 | 2014-01-14 08:02:24 +0100 | [diff] [blame] | 49 | ""PARTS_BOOT" part 0 2;" \ |
Przemyslaw Marczak | 276e8d9 | 2014-02-28 18:53:36 +0100 | [diff] [blame] | 50 | ""PARTS_QBOOT" part 0 3;" \ |
| 51 | ""PARTS_CSC" part 0 4;" \ |
Łukasz Majewski | 5cd4f74 | 2014-01-14 08:02:24 +0100 | [diff] [blame] | 52 | ""PARTS_ROOT" part 0 5;" \ |
| 53 | ""PARTS_DATA" part 0 6;" \ |
Przemyslaw Marczak | ea60f02 | 2014-01-22 12:02:47 +0100 | [diff] [blame] | 54 | ""PARTS_UMS" part 0 7;" \ |
Łukasz Majewski | f106bf5 | 2015-04-01 12:34:30 +0200 | [diff] [blame] | 55 | "params.bin raw 0x38 0x8;" \ |
| 56 | "/Image.itb ext4 0 2\0" |
Piotr Wilczek | 9317ba1 | 2013-11-12 15:22:46 +0100 | [diff] [blame] | 57 | |
Tom Rini | c9edebe | 2022-12-04 10:03:50 -0500 | [diff] [blame] | 58 | #define CFG_EXTRA_ENV_SETTINGS \ |
Piotr Wilczek | 2b3c92a | 2013-09-20 15:01:27 +0200 | [diff] [blame] | 59 | "bootk=" \ |
Piotr Wilczek | 155f67d | 2014-01-22 15:54:37 +0100 | [diff] [blame] | 60 | "run loaduimage;" \ |
| 61 | "if run loaddtb; then " \ |
| 62 | "bootm 0x40007FC0 - ${fdtaddr};" \ |
| 63 | "fi;" \ |
| 64 | "bootm 0x40007FC0;\0" \ |
Piotr Wilczek | 2b3c92a | 2013-09-20 15:01:27 +0200 | [diff] [blame] | 65 | "updatebackup=" \ |
Jaehoon Chung | 92441af | 2014-04-30 09:09:15 +0900 | [diff] [blame] | 66 | "mmc dev 0 2; mmc write 0x51000000 0 0x800;" \ |
| 67 | " mmc dev 0 0\0" \ |
Piotr Wilczek | 2b3c92a | 2013-09-20 15:01:27 +0200 | [diff] [blame] | 68 | "updatebootb=" \ |
Jaehoon Chung | 92441af | 2014-04-30 09:09:15 +0900 | [diff] [blame] | 69 | "mmc read 0x51000000 0x80 0x800; run updatebackup\0" \ |
Piotr Wilczek | 2b3c92a | 2013-09-20 15:01:27 +0200 | [diff] [blame] | 70 | "mmcboot=" \ |
| 71 | "setenv bootargs root=/dev/mmcblk${mmcdev}p${mmcrootpart} " \ |
| 72 | "${lpj} rootwait ${console} ${meminfo} ${opts} ${lcdinfo}; " \ |
Piotr Wilczek | 155f67d | 2014-01-22 15:54:37 +0100 | [diff] [blame] | 73 | "run bootk\0" \ |
Piotr Wilczek | 2b3c92a | 2013-09-20 15:01:27 +0200 | [diff] [blame] | 74 | "bootchart=set opts init=/sbin/bootchartd; run bootcmd\0" \ |
| 75 | "boottrace=setenv opts initcall_debug; run bootcmd\0" \ |
| 76 | "verify=n\0" \ |
| 77 | "rootfstype=ext4\0" \ |
Andre Heider | 698793b | 2020-09-17 08:52:01 +0200 | [diff] [blame] | 78 | "console=console=ttySAC2,115200n8\0" \ |
Piotr Wilczek | 2b3c92a | 2013-09-20 15:01:27 +0200 | [diff] [blame] | 79 | "kernelname=uImage\0" \ |
Piotr Wilczek | 61bba48 | 2013-11-27 11:11:00 +0100 | [diff] [blame] | 80 | "loaduimage=ext4load mmc ${mmcdev}:${mmcbootpart} 0x40007FC0 " \ |
| 81 | "${kernelname}\0" \ |
Piotr Wilczek | 2b3c92a | 2013-09-20 15:01:27 +0200 | [diff] [blame] | 82 | "loaddtb=ext4load mmc ${mmcdev}:${mmcbootpart} ${fdtaddr} " \ |
| 83 | "${fdtfile}\0" \ |
Tom Rini | 5e0e254 | 2022-12-02 16:42:15 -0500 | [diff] [blame] | 84 | "mmcdev=0\0" \ |
Piotr Wilczek | 2b3c92a | 2013-09-20 15:01:27 +0200 | [diff] [blame] | 85 | "mmcbootpart=2\0" \ |
| 86 | "mmcrootpart=5\0" \ |
| 87 | "opts=always_resume=1\0" \ |
| 88 | "partitions=" PARTS_DEFAULT \ |
Tom Rini | 3aef00d | 2022-12-04 10:03:38 -0500 | [diff] [blame] | 89 | "dfu_alt_info=" CFG_DFU_ALT \ |
Piotr Wilczek | 2b3c92a | 2013-09-20 15:01:27 +0200 | [diff] [blame] | 90 | "uartpath=ap\0" \ |
| 91 | "usbpath=ap\0" \ |
| 92 | "consoleon=set console console=ttySAC2,115200n8; save; reset\0" \ |
| 93 | "consoleoff=set console console=ram; save; reset\0" \ |
| 94 | "spladdr=0x40000100\0" \ |
| 95 | "splsize=0x200\0" \ |
| 96 | "splfile=falcon.bin\0" \ |
| 97 | "spl_export=" \ |
| 98 | "setexpr spl_imgsize ${splsize} + 8 ;" \ |
| 99 | "setenv spl_imgsize 0x${spl_imgsize};" \ |
| 100 | "setexpr spl_imgaddr ${spladdr} - 8 ;" \ |
| 101 | "setexpr spl_addr_tmp ${spladdr} - 4 ;" \ |
| 102 | "mw.b ${spl_imgaddr} 0x00 ${spl_imgsize};run loaduimage;" \ |
| 103 | "setenv bootargs root=/dev/mmcblk${mmcdev}p${mmcrootpart} " \ |
| 104 | "${lpj} rootwait ${console} ${meminfo} ${opts} ${lcdinfo};" \ |
| 105 | "spl export atags 0x40007FC0;" \ |
| 106 | "crc32 ${spladdr} ${splsize} ${spl_imgaddr};" \ |
| 107 | "mw.l ${spl_addr_tmp} ${splsize};" \ |
| 108 | "ext4write mmc ${mmcdev}:${mmcbootpart}" \ |
| 109 | " /${splfile} ${spl_imgaddr} ${spl_imgsize};" \ |
| 110 | "setenv spl_imgsize;" \ |
| 111 | "setenv spl_imgaddr;" \ |
| 112 | "setenv spl_addr_tmp;\0" \ |
Tom Rini | 84afe7a | 2021-08-10 17:34:22 -0400 | [diff] [blame] | 113 | ENV_ITB \ |
Piotr Wilczek | 2b3c92a | 2013-09-20 15:01:27 +0200 | [diff] [blame] | 114 | "fdtaddr=40800000\0" \ |
Piotr Wilczek | 2b3c92a | 2013-09-20 15:01:27 +0200 | [diff] [blame] | 115 | |
Albert ARIBAUD | b8fb7b8 | 2014-04-08 09:25:08 +0200 | [diff] [blame] | 116 | /* GPT */ |
Piotr Wilczek | 2b3c92a | 2013-09-20 15:01:27 +0200 | [diff] [blame] | 117 | |
Przemyslaw Marczak | d87efc9 | 2014-01-22 11:24:19 +0100 | [diff] [blame] | 118 | /* Download menu - definitions for check keys */ |
| 119 | #ifndef __ASSEMBLY__ |
Przemyslaw Marczak | d87efc9 | 2014-01-22 11:24:19 +0100 | [diff] [blame] | 120 | |
| 121 | #define KEY_PWR_PMIC_NAME "MAX77686_PMIC" |
| 122 | #define KEY_PWR_STATUS_REG MAX77686_REG_PMIC_STATUS1 |
| 123 | #define KEY_PWR_STATUS_MASK (1 << 0) |
| 124 | #define KEY_PWR_INTERRUPT_REG MAX77686_REG_PMIC_INT1 |
| 125 | #define KEY_PWR_INTERRUPT_MASK (1 << 1) |
| 126 | |
Akshay Saraswat | bbb1a62 | 2014-05-13 10:30:15 +0530 | [diff] [blame] | 127 | #define KEY_VOL_UP_GPIO EXYNOS4X12_GPIO_X22 |
| 128 | #define KEY_VOL_DOWN_GPIO EXYNOS4X12_GPIO_X33 |
Przemyslaw Marczak | d87efc9 | 2014-01-22 11:24:19 +0100 | [diff] [blame] | 129 | #endif /* __ASSEMBLY__ */ |
| 130 | |
Piotr Wilczek | 2b3c92a | 2013-09-20 15:01:27 +0200 | [diff] [blame] | 131 | #endif /* __CONFIG_H */ |