blob: b72f4920d90e4ded851b9a53029b581e54654f5c [file] [log] [blame]
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +02001/*
2 * Copyright (C) 2013 Samsung Electronics
3 * Sanghee Kim <sh0130.kim@samsung.com>
4 * Piotr Wilczek <p.wilczek@samsung.com>
5 *
6 * Configuation settings for the SAMSUNG TRATS2 (EXYNOS4412) board.
7 *
8 * SPDX-License-Identifier: GPL-2.0+
9 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/*
15 * High Level Configuration Options
16 * (easy to change)
17 */
18#define CONFIG_SAMSUNG /* in a SAMSUNG core */
19#define CONFIG_S5P /* which is in a S5P Family */
20#define CONFIG_EXYNOS4 /* which is in a EXYNOS4XXX */
21#define CONFIG_TIZEN /* TIZEN lib */
22
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +020023#include <asm/arch/cpu.h> /* get chip and board defs */
24
25#define CONFIG_ARCH_CPU_INIT
26#define CONFIG_DISPLAY_CPUINFO
27#define CONFIG_DISPLAY_BOARDINFO
28
29#define CONFIG_SKIP_LOWLEVEL_INIT
30
31#define CONFIG_SYS_CACHELINE_SIZE 32
32
Łukasz Majewski706dfa02014-01-14 08:02:26 +010033#define CONFIG_SYS_L2CACHE_OFF
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +020034#ifndef CONFIG_SYS_L2CACHE_OFF
35#define CONFIG_SYS_L2_PL310
36#define CONFIG_SYS_PL310_BASE 0x10502000
37#endif
38
39#define CONFIG_NR_DRAM_BANKS 4
40#define PHYS_SDRAM_1 0x40000000 /* LDDDR2 DMC 0 */
41#define PHYS_SDRAM_1_SIZE (256 << 20) /* 256 MB in CS 0 */
42#define PHYS_SDRAM_2 0x50000000 /* LPDDR2 DMC 1 */
43#define PHYS_SDRAM_2_SIZE (256 << 20) /* 256 MB in CS 0 */
44#define PHYS_SDRAM_3 0x60000000 /* LPDDR2 DMC 1 */
45#define PHYS_SDRAM_3_SIZE (256 << 20) /* 256 MB in CS 0 */
46#define PHYS_SDRAM_4 0x70000000 /* LPDDR2 DMC 1 */
47#define PHYS_SDRAM_4_SIZE (256 << 20) /* 256 MB in CS 0 */
48#define PHYS_SDRAM_END 0x80000000
49
50#define CONFIG_SYS_MEM_TOP_HIDE (1 << 20) /* ram console */
51
52#define CONFIG_SYS_SDRAM_BASE (PHYS_SDRAM_1)
53#define CONFIG_SYS_TEXT_BASE 0x78100000
54
55#define CONFIG_SYS_CLK_FREQ 24000000
56
57#define CONFIG_SETUP_MEMORY_TAGS
58#define CONFIG_CMDLINE_TAG
59#define CONFIG_REVISION_TAG
60
61/* MACH_TYPE_TRATS2 */
62#define MACH_TYPE_TRATS2 3765
63#define CONFIG_MACH_TYPE MACH_TYPE_TRATS2
64
65#define CONFIG_DISPLAY_CPUINFO
66
Piotr Wilczek9317ba12013-11-12 15:22:46 +010067#include <asm/sizes.h>
68/* Size of malloc() pool */
69#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (80 * SZ_1M))
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +020070
71/* select serial console configuration */
72#define CONFIG_SERIAL2
73
74#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
75#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
76
77#define CONFIG_CMDLINE_EDITING
78
79#define CONFIG_BAUDRATE 115200
80
81/* It should define before config_cmd_default.h */
82#define CONFIG_SYS_NO_FLASH
83
84/***********************************************************
85 * Command definition
86 ***********************************************************/
87#include <config_cmd_default.h>
88
89#undef CONFIG_CMD_ECHO
90#undef CONFIG_CMD_FPGA
91#undef CONFIG_CMD_FLASH
92#undef CONFIG_CMD_IMLS
93#undef CONFIG_CMD_NAND
94#undef CONFIG_CMD_MISC
95#undef CONFIG_CMD_NFS
96#undef CONFIG_CMD_SOURCE
97#undef CONFIG_CMD_XIMG
98#define CONFIG_CMD_CACHE
99#define CONFIG_CMD_I2C
100#define CONFIG_CMD_MMC
Piotr Wilczek9317ba12013-11-12 15:22:46 +0100101#define CONFIG_CMD_DFU
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +0200102#define CONFIG_CMD_GPT
103#define CONFIG_CMD_PMIC
104
105#define CONFIG_BOOTDELAY 3
106#define CONFIG_ZERO_BOOTDELAY_CHECK
107
108#define CONFIG_CMD_FAT
109#define CONFIG_FAT_WRITE
110
111/* EXT4 */
112#define CONFIG_CMD_EXT4
113#define CONFIG_CMD_EXT4_WRITE
114
Piotr Wilczek0c2ba4c2013-11-21 15:46:45 +0100115/* USB Composite download gadget - g_dnl */
116#define CONFIG_USBDOWNLOAD_GADGET
Piotr Wilczek9317ba12013-11-12 15:22:46 +0100117#define CONFIG_SYS_DFU_DATA_BUF_SIZE SZ_32M
Łukasz Majewskif962f6a2014-01-14 08:02:25 +0100118#define DFU_DEFAULT_POLL_TIMEOUT 300
Piotr Wilczek0c2ba4c2013-11-21 15:46:45 +0100119#define CONFIG_DFU_FUNCTION
120#define CONFIG_DFU_MMC
121
Piotr Wilczek9317ba12013-11-12 15:22:46 +0100122/* TIZEN THOR downloader support */
123#define CONFIG_CMD_THOR_DOWNLOAD
124#define CONFIG_THOR_FUNCTION
125
Piotr Wilczek0c2ba4c2013-11-21 15:46:45 +0100126/* USB Samsung's IDs */
127#define CONFIG_G_DNL_VENDOR_NUM 0x04E8
128#define CONFIG_G_DNL_PRODUCT_NUM 0x6601
Piotr Wilczek9317ba12013-11-12 15:22:46 +0100129#define CONFIG_G_DNL_THOR_VENDOR_NUM CONFIG_G_DNL_VENDOR_NUM
130#define CONFIG_G_DNL_THOR_PRODUCT_NUM 0x685D
Piotr Wilczek0c2ba4c2013-11-21 15:46:45 +0100131#define CONFIG_G_DNL_MANUFACTURER "Samsung"
132
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +0200133/* To use the TFTPBOOT over USB, Please enable the CONFIG_CMD_NET */
134#undef CONFIG_CMD_NET
135
136/* MMC */
137#define CONFIG_GENERIC_MMC
138#define CONFIG_MMC
139#define CONFIG_S5P_SDHCI
140#define CONFIG_SDHCI
141#define CONFIG_MMC_SDMA
142#define CONFIG_MMC_DEFAULT_DEV 0
143
144/* PWM */
145#define CONFIG_PWM
146
147#define CONFIG_BOOTARGS "Please use defined boot"
148#define CONFIG_BOOTCOMMAND "run mmcboot"
149#define CONFIG_DEFAULT_CONSOLE "console=ttySAC2,115200n8\0"
150
151#define CONFIG_ENV_OVERWRITE
152#define CONFIG_SYS_CONSOLE_INFO_QUIET
153#define CONFIG_SYS_CONSOLE_IS_IN_ENV
154
155/* Tizen - partitions definitions */
Piotr Wilczek953b8422013-11-27 11:11:02 +0100156#define PARTS_CSA "csa"
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +0200157#define PARTS_BOOT "boot"
Piotr Wilczek953b8422013-11-27 11:11:02 +0100158#define PARTS_MODEM "modem"
159#define PARTS_CSC "csc"
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +0200160#define PARTS_ROOT "platform"
161#define PARTS_DATA "data"
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +0200162#define PARTS_UMS "ums"
163
164#define PARTS_DEFAULT \
Piotr Wilczek5539e1e2013-12-30 09:40:40 +0100165 "uuid_disk=${uuid_gpt_disk};" \
Piotr Wilczek953b8422013-11-27 11:11:02 +0100166 "name="PARTS_CSA",start=5MiB,size=8MiB,uuid=${uuid_gpt_"PARTS_CSA"};" \
167 "name="PARTS_BOOT",size=64MiB,uuid=${uuid_gpt_"PARTS_BOOT"};" \
168 "name="PARTS_MODEM",size=100MiB,uuid=${uuid_gpt_"PARTS_MODEM"};" \
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +0200169 "name="PARTS_CSC",size=150MiB,uuid=${uuid_gpt_"PARTS_CSC"};" \
Piotr Wilczek953b8422013-11-27 11:11:02 +0100170 "name="PARTS_ROOT",size=1536MiB,uuid=${uuid_gpt_"PARTS_ROOT"};" \
171 "name="PARTS_DATA",size=512MiB,uuid=${uuid_gpt_"PARTS_DATA"};" \
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +0200172 "name="PARTS_UMS",size=-,uuid=${uuid_gpt_"PARTS_UMS"}\0" \
173
Piotr Wilczek9317ba12013-11-12 15:22:46 +0100174#define CONFIG_DFU_ALT \
175 "u-boot mmc 80 800;" \
176 "uImage ext4 0 2;" \
177 "exynos4412-trats2.dtb ext4 0 2;" \
Łukasz Majewski5cd4f742014-01-14 08:02:24 +0100178 ""PARTS_BOOT" part 0 2;" \
179 ""PARTS_ROOT" part 0 5;" \
180 ""PARTS_DATA" part 0 6;" \
Przemyslaw Marczakea60f022014-01-22 12:02:47 +0100181 ""PARTS_UMS" part 0 7;" \
182 "params.bin mmc 0x38 0x8\0"
Piotr Wilczek9317ba12013-11-12 15:22:46 +0100183
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +0200184#define CONFIG_EXTRA_ENV_SETTINGS \
185 "bootk=" \
186 "run loaddtb; run loaduimage; bootm 0x40007FC0 - ${fdtaddr}\0" \
187 "updatemmc=" \
188 "mmc boot 0 1 1 1; mmc write 0x42008000 0 0x200;" \
189 "mmc boot 0 1 1 0\0" \
190 "updatebackup=" \
191 "mmc boot 0 1 1 2; mmc write 0x42100000 0 0x200;" \
192 " mmc boot 0 1 1 0\0" \
193 "updatebootb=" \
194 "mmc read 0x51000000 0x80 0x200; run updatebackup\0" \
195 "updateuboot=" \
196 "mmc write 0x50000000 0x80 0x400\0" \
197 "mmcboot=" \
198 "setenv bootargs root=/dev/mmcblk${mmcdev}p${mmcrootpart} " \
199 "${lpj} rootwait ${console} ${meminfo} ${opts} ${lcdinfo}; " \
200 "run loaddtb; run loaduimage; bootm 0x40007FC0 - ${fdtaddr}\0" \
201 "bootchart=set opts init=/sbin/bootchartd; run bootcmd\0" \
202 "boottrace=setenv opts initcall_debug; run bootcmd\0" \
203 "verify=n\0" \
204 "rootfstype=ext4\0" \
205 "console=" CONFIG_DEFAULT_CONSOLE \
206 "kernelname=uImage\0" \
Piotr Wilczek61bba482013-11-27 11:11:00 +0100207 "loaduimage=ext4load mmc ${mmcdev}:${mmcbootpart} 0x40007FC0 " \
208 "${kernelname}\0" \
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +0200209 "loaddtb=ext4load mmc ${mmcdev}:${mmcbootpart} ${fdtaddr} " \
210 "${fdtfile}\0" \
Piotr Wilczek5539e1e2013-12-30 09:40:40 +0100211 "mmcdev=" __stringify(CONFIG_MMC_DEFAULT_DEV) "\0" \
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +0200212 "mmcbootpart=2\0" \
213 "mmcrootpart=5\0" \
214 "opts=always_resume=1\0" \
215 "partitions=" PARTS_DEFAULT \
Piotr Wilczek9317ba12013-11-12 15:22:46 +0100216 "dfu_alt_info=" CONFIG_DFU_ALT \
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +0200217 "uartpath=ap\0" \
218 "usbpath=ap\0" \
219 "consoleon=set console console=ttySAC2,115200n8; save; reset\0" \
220 "consoleoff=set console console=ram; save; reset\0" \
221 "spladdr=0x40000100\0" \
222 "splsize=0x200\0" \
223 "splfile=falcon.bin\0" \
224 "spl_export=" \
225 "setexpr spl_imgsize ${splsize} + 8 ;" \
226 "setenv spl_imgsize 0x${spl_imgsize};" \
227 "setexpr spl_imgaddr ${spladdr} - 8 ;" \
228 "setexpr spl_addr_tmp ${spladdr} - 4 ;" \
229 "mw.b ${spl_imgaddr} 0x00 ${spl_imgsize};run loaduimage;" \
230 "setenv bootargs root=/dev/mmcblk${mmcdev}p${mmcrootpart} " \
231 "${lpj} rootwait ${console} ${meminfo} ${opts} ${lcdinfo};" \
232 "spl export atags 0x40007FC0;" \
233 "crc32 ${spladdr} ${splsize} ${spl_imgaddr};" \
234 "mw.l ${spl_addr_tmp} ${splsize};" \
235 "ext4write mmc ${mmcdev}:${mmcbootpart}" \
236 " /${splfile} ${spl_imgaddr} ${spl_imgsize};" \
237 "setenv spl_imgsize;" \
238 "setenv spl_imgaddr;" \
239 "setenv spl_addr_tmp;\0" \
240 "fdtaddr=40800000\0" \
241 "fdtfile=exynos4412-trats2.dtb\0"
242
243/*
244 * Miscellaneous configurable options
245 */
246#define CONFIG_SYS_LONGHELP /* undef to save memory */
247#define CONFIG_SYS_PROMPT "Trats2 # " /* Monitor Command Prompt */
248#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
249#define CONFIG_SYS_PBSIZE 384 /* Print Buffer Size */
250#define CONFIG_SYS_MAXARGS 32 /* max number of command args */
251
252/* Boot Argument Buffer Size */
253#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
254
255/* memtest works on */
256#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
257#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5000000)
258#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x4800000)
259
260#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_LOAD_ADDR \
261 - GENERATED_GBL_DATA_SIZE)
262
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +0200263/* valid baudrates */
264#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
265
266#define CONFIG_SYS_MONITOR_BASE 0x00000000
267
268/*-----------------------------------------------------------------------
269 * FLASH and environment organization
270 */
271
272#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
273
274#define CONFIG_ENV_IS_IN_MMC
275#define CONFIG_SYS_MMC_ENV_DEV CONFIG_MMC_DEFAULT_DEV
276#define CONFIG_ENV_SIZE 4096
277#define CONFIG_ENV_OFFSET ((32 - 4) << 10) /* 32KiB - 4KiB */
278#define CONFIG_EFI_PARTITION
279#define CONFIG_PARTITION_UUIDS
280
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +0200281#define CONFIG_BOARD_EARLY_INIT_F
282
283/* I2C */
284#include <asm/arch/gpio.h>
285
286#define CONFIG_SYS_I2C
Piotr Wilczek58bbd2b2013-11-20 10:43:49 +0100287#define CONFIG_SYS_I2C_S3C24X0
288#define CONFIG_SYS_I2C_S3C24X0_SPEED 100000
289#define CONFIG_SYS_I2C_S3C24X0_SLAVE 0
290#define CONFIG_MAX_I2C_NUM 8
291#define CONFIG_SYS_I2C_SOFT
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +0200292#define CONFIG_SYS_I2C_SOFT_SPEED 50000
293#define CONFIG_SYS_I2C_SOFT_SLAVE 0x00
294#define I2C_SOFT_DECLARATIONS2
295#define CONFIG_SYS_I2C_SOFT_SPEED_2 50000
296#define CONFIG_SYS_I2C_SOFT_SLAVE_2 0x00
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +0200297#define CONFIG_SOFT_I2C_READ_REPEATED_START
298#define CONFIG_SYS_I2C_INIT_BOARD
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +0200299
Piotr Wilczek58bbd2b2013-11-20 10:43:49 +0100300#ifndef __ASSEMBLY__
301int get_soft_i2c_scl_pin(void);
302int get_soft_i2c_sda_pin(void);
303#endif
304#define CONFIG_SOFT_I2C_GPIO_SCL get_soft_i2c_scl_pin()
305#define CONFIG_SOFT_I2C_GPIO_SDA get_soft_i2c_sda_pin()
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +0200306
307/* POWER */
308#define CONFIG_POWER
309#define CONFIG_POWER_I2C
310#define CONFIG_POWER_MAX77686
311#define CONFIG_POWER_PMIC_MAX77693
312#define CONFIG_POWER_MUIC_MAX77693
313#define CONFIG_POWER_FG_MAX77693
314#define CONFIG_POWER_BATTERY_TRATS2
Piotr Wilczek0c2ba4c2013-11-21 15:46:45 +0100315#define CONFIG_USB_GADGET
316#define CONFIG_USB_GADGET_S3C_UDC_OTG
317#define CONFIG_USB_GADGET_DUALSPEED
318#define CONFIG_USB_GADGET_VBUS_DRAW 2
319#define CONFIG_USB_CABLE_CHECK
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +0200320
Przemyslaw Marczak283a3202014-01-22 11:24:12 +0100321/* Common misc for Samsung */
322#define CONFIG_MISC_COMMON
323
324#define CONFIG_MISC_INIT_R
325
Przemyslaw Marczakd87efc92014-01-22 11:24:19 +0100326/* Download menu - Samsung common */
327#define CONFIG_LCD_MENU
328#define CONFIG_LCD_MENU_BOARD
329
330/* Download menu - definitions for check keys */
331#ifndef __ASSEMBLY__
332#include <power/max77686_pmic.h>
333
334#define KEY_PWR_PMIC_NAME "MAX77686_PMIC"
335#define KEY_PWR_STATUS_REG MAX77686_REG_PMIC_STATUS1
336#define KEY_PWR_STATUS_MASK (1 << 0)
337#define KEY_PWR_INTERRUPT_REG MAX77686_REG_PMIC_INT1
338#define KEY_PWR_INTERRUPT_MASK (1 << 1)
339
340#define KEY_VOL_UP_GPIO exynos4x12_gpio_get(2, x2, 2)
341#define KEY_VOL_DOWN_GPIO exynos4x12_gpio_get(2, x3, 3)
342#endif /* __ASSEMBLY__ */
343
344/* LCD console */
345#define LCD_BPP LCD_COLOR16
346#define CONFIG_SYS_WHITE_ON_BLACK
347
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +0200348/* LCD */
349#define CONFIG_EXYNOS_FB
350#define CONFIG_LCD
351#define CONFIG_CMD_BMP
Przemyslaw Marczak42c54e72014-01-22 11:24:16 +0100352#define CONFIG_BMP_16BPP
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +0200353#define CONFIG_FB_ADDR 0x52504000
354#define CONFIG_S6E8AX0
355#define CONFIG_EXYNOS_MIPI_DSIM
356#define CONFIG_VIDEO_BMP_GZIP
Przemyslaw Marczak02f4a092013-11-29 18:30:43 +0100357#define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE ((500 * 160 * 4) + 54)
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +0200358
Piotr Wilczek0c2ba4c2013-11-21 15:46:45 +0100359#define CONFIG_CMD_USB_MASS_STORAGE
360#define CONFIG_USB_GADGET_MASS_STORAGE
361
Piotr Wilczek2b3c92a2013-09-20 15:01:27 +0200362/* Pass open firmware flat tree */
363#define CONFIG_OF_LIBFDT 1
364
365#endif /* __CONFIG_H */