blob: e98e055d9f1150e29ddd20b88718f8afa8150d3c [file] [log] [blame]
Mingkai Hue4e93ea2015-10-26 19:47:51 +08001/*
2 * Copyright 2013-2015 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __ARCH_FSL_LSCH2_IMMAP_H__
8#define __ARCH_FSL_LSCH2_IMMAP_H__
9
10#include <fsl_immap.h>
11
12#define CONFIG_SYS_IMMR 0x01000000
13#define CONFIG_SYS_DCSRBAR 0x20000000
Mingkai Huadbc8bd2015-12-07 16:58:53 +080014#define CONFIG_SYS_DCSR_DCFG_ADDR (CONFIG_SYS_DCSRBAR + 0x00140000)
Mingkai Hu8beb0752015-12-07 16:58:54 +080015#define CONFIG_SYS_DCSR_COP_CCP_ADDR (CONFIG_SYS_DCSRBAR + 0x02008040)
Mingkai Hue4e93ea2015-10-26 19:47:51 +080016
17#define CONFIG_SYS_FSL_DDR_ADDR (CONFIG_SYS_IMMR + 0x00080000)
18#define CONFIG_SYS_CCI400_ADDR (CONFIG_SYS_IMMR + 0x00180000)
19#define CONFIG_SYS_GIC400_ADDR (CONFIG_SYS_IMMR + 0x00400000)
20#define CONFIG_SYS_IFC_ADDR (CONFIG_SYS_IMMR + 0x00530000)
21#define CONFIG_SYS_FSL_ESDHC_ADDR (CONFIG_SYS_IMMR + 0x00560000)
22#define CONFIG_SYS_FSL_CSU_ADDR (CONFIG_SYS_IMMR + 0x00510000)
23#define CONFIG_SYS_FSL_GUTS_ADDR (CONFIG_SYS_IMMR + 0x00ee0000)
24#define CONFIG_SYS_FSL_RST_ADDR (CONFIG_SYS_IMMR + 0x00ee00b0)
25#define CONFIG_SYS_FSL_SCFG_ADDR (CONFIG_SYS_IMMR + 0x00570000)
26#define CONFIG_SYS_FSL_FMAN_ADDR (CONFIG_SYS_IMMR + 0x00a00000)
27#define CONFIG_SYS_FSL_SERDES_ADDR (CONFIG_SYS_IMMR + 0x00ea0000)
28#define CONFIG_SYS_FSL_DCFG_ADDR (CONFIG_SYS_IMMR + 0x00ee0000)
29#define CONFIG_SYS_FSL_CLK_ADDR (CONFIG_SYS_IMMR + 0x00ee1000)
30#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x011c0500)
31#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x011c0600)
32#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_IMMR + 0x011d0500)
33#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_IMMR + 0x011d0600)
Gong Qianyu0ea9b3d2015-11-11 17:58:40 +080034#define CONFIG_SYS_LS1043A_XHCI_USB1_ADDR (CONFIG_SYS_IMMR + 0x01f00000)
35#define CONFIG_SYS_LS1043A_XHCI_USB2_ADDR (CONFIG_SYS_IMMR + 0x02000000)
36#define CONFIG_SYS_LS1043A_XHCI_USB3_ADDR (CONFIG_SYS_IMMR + 0x02100000)
Mingkai Hue4e93ea2015-10-26 19:47:51 +080037#define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_IMMR + 0x2400000)
38#define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_IMMR + 0x2500000)
39#define CONFIG_SYS_PCIE3_ADDR (CONFIG_SYS_IMMR + 0x2600000)
Aneesh Bansalb3e98202015-12-08 13:54:29 +053040#define CONFIG_SYS_SEC_MON_ADDR (CONFIG_SYS_IMMR + 0xe90000)
Mingkai Hue4e93ea2015-10-26 19:47:51 +080041#define CONFIG_SYS_SFP_ADDR (CONFIG_SYS_IMMR + 0xe80200)
42
43#define CONFIG_SYS_FSL_TIMER_ADDR 0x02b00000
44
45#define I2C1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01180000)
46#define I2C2_BASE_ADDR (CONFIG_SYS_IMMR + 0x01190000)
47#define I2C3_BASE_ADDR (CONFIG_SYS_IMMR + 0x011a0000)
48#define I2C4_BASE_ADDR (CONFIG_SYS_IMMR + 0x011b0000)
49
50#define WDOG1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01ad0000)
51
52#define QSPI0_BASE_ADDR (CONFIG_SYS_IMMR + 0x00550000)
53#define DSPI1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01100000)
54
55#define LPUART_BASE (CONFIG_SYS_IMMR + 0x01950000)
56
57#define AHCI_BASE_ADDR (CONFIG_SYS_IMMR + 0x02200000)
58
59#define CONFIG_SYS_PCIE1_PHYS_ADDR 0x4000000000ULL
60#define CONFIG_SYS_PCIE2_PHYS_ADDR 0x4800000000ULL
61#define CONFIG_SYS_PCIE3_PHYS_ADDR 0x5000000000ULL
Mingkai Hu19218992015-11-11 17:58:34 +080062/* LUT registers */
Prabhakar Kushwahad169ebe2016-06-03 18:41:31 +053063#ifdef CONFIG_LS1012A
64#define PCIE_LUT_BASE 0xC0000
65#else
Mingkai Hu19218992015-11-11 17:58:34 +080066#define PCIE_LUT_BASE 0x10000
Prabhakar Kushwahad169ebe2016-06-03 18:41:31 +053067#endif
Mingkai Hu19218992015-11-11 17:58:34 +080068#define PCIE_LUT_LCTRL0 0x7F8
69#define PCIE_LUT_DBG 0x7FC
Mingkai Hue4e93ea2015-10-26 19:47:51 +080070
71/* TZ Address Space Controller Definitions */
72#define TZASC1_BASE 0x01100000 /* as per CCSR map. */
73#define TZASC2_BASE 0x01110000 /* as per CCSR map. */
74#define TZASC3_BASE 0x01120000 /* as per CCSR map. */
75#define TZASC4_BASE 0x01130000 /* as per CCSR map. */
76#define TZASC_BUILD_CONFIG_REG(x) ((TZASC1_BASE + (x * 0x10000)))
77#define TZASC_ACTION_REG(x) ((TZASC1_BASE + (x * 0x10000)) + 0x004)
78#define TZASC_GATE_KEEPER(x) ((TZASC1_BASE + (x * 0x10000)) + 0x008)
79#define TZASC_REGION_BASE_LOW_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x100)
80#define TZASC_REGION_BASE_HIGH_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x104)
81#define TZASC_REGION_TOP_LOW_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x108)
82#define TZASC_REGION_TOP_HIGH_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x10C)
83#define TZASC_REGION_ATTRIBUTES_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x110)
84#define TZASC_REGION_ID_ACCESS_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x114)
85
86#define TP_ITYP_AV 0x00000001 /* Initiator available */
87#define TP_ITYP_TYPE(x) (((x) & 0x6) >> 1) /* Initiator Type */
88#define TP_ITYP_TYPE_ARM 0x0
89#define TP_ITYP_TYPE_PPC 0x1 /* PowerPC */
90#define TP_ITYP_TYPE_OTHER 0x2 /* StarCore DSP */
91#define TP_ITYP_TYPE_HA 0x3 /* HW Accelerator */
92#define TP_ITYP_THDS(x) (((x) & 0x18) >> 3) /* # threads */
93#define TP_ITYP_VER(x) (((x) & 0xe0) >> 5) /* Initiator Version */
94#define TY_ITYP_VER_A7 0x1
95#define TY_ITYP_VER_A53 0x2
96#define TY_ITYP_VER_A57 0x3
97
98#define TP_CLUSTER_EOC 0xc0000000 /* end of clusters */
99#define TP_CLUSTER_INIT_MASK 0x0000003f /* initiator mask */
100#define TP_INIT_PER_CLUSTER 4
101
102/*
103 * Define default values for some CCSR macros to make header files cleaner*
104 *
105 * To completely disable CCSR relocation in a board header file, define
106 * CONFIG_SYS_CCSR_DO_NOT_RELOCATE. This will force CONFIG_SYS_CCSRBAR_PHYS
107 * to a value that is the same as CONFIG_SYS_CCSRBAR.
108 */
109
110#ifdef CONFIG_SYS_CCSRBAR_PHYS
111#error "Do not define CONFIG_SYS_CCSRBAR_PHYS directly. Use \
112CONFIG_SYS_CCSRBAR_PHYS_LOW and/or CONFIG_SYS_CCSRBAR_PHYS_HIGH instead."
113#endif
114
115#ifdef CONFIG_SYS_CCSR_DO_NOT_RELOCATE
116#undef CONFIG_SYS_CCSRBAR_PHYS_HIGH
117#undef CONFIG_SYS_CCSRBAR_PHYS_LOW
118#define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0
119#endif
120
121#ifndef CONFIG_SYS_CCSRBAR
122#define CONFIG_SYS_CCSRBAR CONFIG_SYS_CCSRBAR_DEFAULT
123#endif
124
125#ifndef CONFIG_SYS_CCSRBAR_PHYS_HIGH
126#define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0
127#endif
128
129#ifndef CONFIG_SYS_CCSRBAR_PHYS_LOW
130#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR_DEFAULT
131#endif
132
133#define CONFIG_SYS_CCSRBAR_PHYS ((CONFIG_SYS_CCSRBAR_PHYS_HIGH * 1ull) << 32 | \
134 CONFIG_SYS_CCSRBAR_PHYS_LOW)
135
136struct sys_info {
137 unsigned long freq_processor[CONFIG_MAX_CPUS];
138 unsigned long freq_systembus;
139 unsigned long freq_ddrbus;
140 unsigned long freq_localbus;
141 unsigned long freq_sdhc;
142#ifdef CONFIG_SYS_DPAA_FMAN
143 unsigned long freq_fman[CONFIG_SYS_NUM_FMAN];
144#endif
145 unsigned long freq_qman;
146};
147
148#define CONFIG_SYS_FSL_FM1_OFFSET 0xa00000
149#define CONFIG_SYS_FSL_FM1_RX0_1G_OFFSET 0xa88000
150#define CONFIG_SYS_FSL_FM1_RX1_1G_OFFSET 0xa89000
151#define CONFIG_SYS_FSL_FM1_RX2_1G_OFFSET 0xa8a000
152#define CONFIG_SYS_FSL_FM1_RX3_1G_OFFSET 0xa8b000
153#define CONFIG_SYS_FSL_FM1_RX4_1G_OFFSET 0xa8c000
154#define CONFIG_SYS_FSL_FM1_RX5_1G_OFFSET 0xa8d000
155
156#define CONFIG_SYS_FSL_FM1_DTSEC1_OFFSET 0xae0000
157#define CONFIG_SYS_FSL_FM1_ADDR \
158 (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_FM1_OFFSET)
159#define CONFIG_SYS_FSL_FM1_DTSEC1_ADDR \
160 (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_FM1_DTSEC1_OFFSET)
161
Alex Porosanu177fca82016-04-29 15:17:58 +0300162#define CONFIG_SYS_FSL_SEC_OFFSET 0x700000ull
163#define CONFIG_SYS_FSL_JR0_OFFSET 0x710000ull
164#define CONFIG_SYS_FSL_SEC_ADDR \
165 (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_SEC_OFFSET)
166#define CONFIG_SYS_FSL_JR0_ADDR \
167 (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_JR0_OFFSET)
168
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800169/* Device Configuration and Pin Control */
170struct ccsr_gur {
171 u32 porsr1; /* POR status 1 */
172#define FSL_CHASSIS2_CCSR_PORSR1_RCW_MASK 0xFF800000
173 u32 porsr2; /* POR status 2 */
174 u8 res_008[0x20-0x8];
175 u32 gpporcr1; /* General-purpose POR configuration */
176 u32 gpporcr2;
177#define FSL_CHASSIS2_DCFG_FUSESR_VID_SHIFT 25
178#define FSL_CHASSIS2_DCFG_FUSESR_VID_MASK 0x1F
179#define FSL_CHASSIS2_DCFG_FUSESR_ALTVID_SHIFT 20
180#define FSL_CHASSIS2_DCFG_FUSESR_ALTVID_MASK 0x1F
181 u32 dcfg_fusesr; /* Fuse status register */
182 u8 res_02c[0x70-0x2c];
183 u32 devdisr; /* Device disable control */
184#define FSL_CHASSIS2_DEVDISR2_DTSEC1_1 0x80000000
185#define FSL_CHASSIS2_DEVDISR2_DTSEC1_2 0x40000000
186#define FSL_CHASSIS2_DEVDISR2_DTSEC1_3 0x20000000
187#define FSL_CHASSIS2_DEVDISR2_DTSEC1_4 0x10000000
188#define FSL_CHASSIS2_DEVDISR2_DTSEC1_5 0x08000000
189#define FSL_CHASSIS2_DEVDISR2_DTSEC1_6 0x04000000
190#define FSL_CHASSIS2_DEVDISR2_DTSEC1_9 0x00800000
191#define FSL_CHASSIS2_DEVDISR2_DTSEC1_10 0x00400000
192#define FSL_CHASSIS2_DEVDISR2_10GEC1_1 0x00800000
193#define FSL_CHASSIS2_DEVDISR2_10GEC1_2 0x00400000
194#define FSL_CHASSIS2_DEVDISR2_10GEC1_3 0x80000000
195#define FSL_CHASSIS2_DEVDISR2_10GEC1_4 0x40000000
196 u32 devdisr2; /* Device disable control 2 */
197 u32 devdisr3; /* Device disable control 3 */
198 u32 devdisr4; /* Device disable control 4 */
199 u32 devdisr5; /* Device disable control 5 */
200 u32 devdisr6; /* Device disable control 6 */
201 u32 devdisr7; /* Device disable control 7 */
202 u8 res_08c[0x94-0x8c];
203 u32 coredisru; /* uppper portion for support of 64 cores */
204 u32 coredisrl; /* lower portion for support of 64 cores */
205 u8 res_09c[0xa0-0x9c];
206 u32 pvr; /* Processor version */
207 u32 svr; /* System version */
208 u32 mvr; /* Manufacturing version */
209 u8 res_0ac[0xb0-0xac];
210 u32 rstcr; /* Reset control */
211 u32 rstrqpblsr; /* Reset request preboot loader status */
212 u8 res_0b8[0xc0-0xb8];
213 u32 rstrqmr1; /* Reset request mask */
214 u8 res_0c4[0xc8-0xc4];
215 u32 rstrqsr1; /* Reset request status */
216 u8 res_0cc[0xd4-0xcc];
217 u32 rstrqwdtmrl; /* Reset request WDT mask */
218 u8 res_0d8[0xdc-0xd8];
219 u32 rstrqwdtsrl; /* Reset request WDT status */
220 u8 res_0e0[0xe4-0xe0];
221 u32 brrl; /* Boot release */
222 u8 res_0e8[0x100-0xe8];
223 u32 rcwsr[16]; /* Reset control word status */
224#define FSL_CHASSIS2_RCWSR0_SYS_PLL_RAT_SHIFT 25
225#define FSL_CHASSIS2_RCWSR0_SYS_PLL_RAT_MASK 0x1f
226#define FSL_CHASSIS2_RCWSR0_MEM_PLL_RAT_SHIFT 16
227#define FSL_CHASSIS2_RCWSR0_MEM_PLL_RAT_MASK 0x3f
228#define FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_MASK 0xffff0000
229#define FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_SHIFT 16
Aneesh Bansalc4713ec2016-01-22 16:37:25 +0530230#define RCW_SB_EN_REG_INDEX 7
231#define RCW_SB_EN_MASK 0x00200000
232
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800233 u8 res_140[0x200-0x140];
234 u32 scratchrw[4]; /* Scratch Read/Write */
235 u8 res_210[0x300-0x210];
236 u32 scratchw1r[4]; /* Scratch Read (Write once) */
237 u8 res_310[0x400-0x310];
238 u32 crstsr[12];
239 u8 res_430[0x500-0x430];
240
241 /* PCI Express n Logical I/O Device Number register */
242 u32 dcfg_ccsr_pex1liodnr;
243 u32 dcfg_ccsr_pex2liodnr;
244 u32 dcfg_ccsr_pex3liodnr;
245 u32 dcfg_ccsr_pex4liodnr;
246 /* RIO n Logical I/O Device Number register */
247 u32 dcfg_ccsr_rio1liodnr;
248 u32 dcfg_ccsr_rio2liodnr;
249 u32 dcfg_ccsr_rio3liodnr;
250 u32 dcfg_ccsr_rio4liodnr;
251 /* USB Logical I/O Device Number register */
252 u32 dcfg_ccsr_usb1liodnr;
253 u32 dcfg_ccsr_usb2liodnr;
254 u32 dcfg_ccsr_usb3liodnr;
255 u32 dcfg_ccsr_usb4liodnr;
256 /* SD/MMC Logical I/O Device Number register */
257 u32 dcfg_ccsr_sdmmc1liodnr;
258 u32 dcfg_ccsr_sdmmc2liodnr;
259 u32 dcfg_ccsr_sdmmc3liodnr;
260 u32 dcfg_ccsr_sdmmc4liodnr;
261 /* RIO Message Unit Logical I/O Device Number register */
262 u32 dcfg_ccsr_riomaintliodnr;
263
264 u8 res_544[0x550-0x544];
265 u32 sataliodnr[4];
266 u8 res_560[0x570-0x560];
267
268 u32 dcfg_ccsr_misc1liodnr;
269 u32 dcfg_ccsr_misc2liodnr;
270 u32 dcfg_ccsr_misc3liodnr;
271 u32 dcfg_ccsr_misc4liodnr;
272 u32 dcfg_ccsr_dma1liodnr;
273 u32 dcfg_ccsr_dma2liodnr;
274 u32 dcfg_ccsr_dma3liodnr;
275 u32 dcfg_ccsr_dma4liodnr;
276 u32 dcfg_ccsr_spare1liodnr;
277 u32 dcfg_ccsr_spare2liodnr;
278 u32 dcfg_ccsr_spare3liodnr;
279 u32 dcfg_ccsr_spare4liodnr;
280 u8 res_5a0[0x600-0x5a0];
281 u32 dcfg_ccsr_pblsr;
282
283 u32 pamubypenr;
284 u32 dmacr1;
285
286 u8 res_60c[0x610-0x60c];
287 u32 dcfg_ccsr_gensr1;
288 u32 dcfg_ccsr_gensr2;
289 u32 dcfg_ccsr_gensr3;
290 u32 dcfg_ccsr_gensr4;
291 u32 dcfg_ccsr_gencr1;
292 u32 dcfg_ccsr_gencr2;
293 u32 dcfg_ccsr_gencr3;
294 u32 dcfg_ccsr_gencr4;
295 u32 dcfg_ccsr_gencr5;
296 u32 dcfg_ccsr_gencr6;
297 u32 dcfg_ccsr_gencr7;
298 u8 res_63c[0x658-0x63c];
299 u32 dcfg_ccsr_cgensr1;
300 u32 dcfg_ccsr_cgensr0;
301 u8 res_660[0x678-0x660];
302 u32 dcfg_ccsr_cgencr1;
303
304 u32 dcfg_ccsr_cgencr0;
305 u8 res_680[0x700-0x680];
306 u32 dcfg_ccsr_sriopstecr;
307 u32 dcfg_ccsr_dcsrcr;
308
309 u8 res_708[0x740-0x708]; /* add more registers when needed */
310 u32 tp_ityp[64]; /* Topology Initiator Type Register */
311 struct {
312 u32 upper;
313 u32 lower;
314 } tp_cluster[16];
315 u8 res_8c0[0xa00-0x8c0]; /* add more registers when needed */
316 u32 dcfg_ccsr_qmbm_warmrst;
317 u8 res_a04[0xa20-0xa04]; /* add more registers when needed */
318 u32 dcfg_ccsr_reserved0;
319 u32 dcfg_ccsr_reserved1;
320};
321
322#define SCFG_QSPI_CLKSEL 0x40100000
323#define SCFG_USBDRVVBUS_SELCR_USB1 0x00000000
324#define SCFG_USBDRVVBUS_SELCR_USB2 0x00000001
325#define SCFG_USBDRVVBUS_SELCR_USB3 0x00000002
326#define SCFG_USBPWRFAULT_INACTIVE 0x00000000
327#define SCFG_USBPWRFAULT_SHARED 0x00000001
328#define SCFG_USBPWRFAULT_DEDICATED 0x00000002
329#define SCFG_USBPWRFAULT_USB3_SHIFT 4
330#define SCFG_USBPWRFAULT_USB2_SHIFT 2
331#define SCFG_USBPWRFAULT_USB1_SHIFT 0
332
333#define SCFG_SNPCNFGCR_SECRDSNP 0x80000000
334#define SCFG_SNPCNFGCR_SECWRSNP 0x40000000
335
336/* Supplemental Configuration Unit */
337struct ccsr_scfg {
338 u8 res_000[0x100-0x000];
339 u32 usb2_icid;
340 u32 usb3_icid;
341 u8 res_108[0x114-0x108];
342 u32 dma_icid;
343 u32 sata_icid;
344 u32 usb1_icid;
345 u32 qe_icid;
346 u32 sdhc_icid;
347 u32 edma_icid;
348 u32 etr_icid;
349 u32 core_sft_rst[4];
350 u8 res_140[0x158-0x140];
351 u32 altcbar;
352 u32 qspi_cfg;
353 u8 res_160[0x180-0x160];
354 u32 dmamcr;
355 u8 res_184[0x18c-0x184];
356 u32 debug_icid;
357 u8 res_190[0x1a4-0x190];
358 u32 snpcnfgcr;
359 u8 res_1a8[0x1ac-0x1a8];
360 u32 intpcr;
361 u8 res_1b0[0x204-0x1b0];
362 u32 coresrencr;
363 u8 res_208[0x220-0x208];
364 u32 rvbar0_0;
365 u32 rvbar0_1;
366 u32 rvbar1_0;
367 u32 rvbar1_1;
368 u32 rvbar2_0;
369 u32 rvbar2_1;
370 u32 rvbar3_0;
371 u32 rvbar3_1;
372 u32 lpmcsr;
373 u8 res_244[0x400-0x244];
374 u32 qspidqscr;
375 u32 ecgtxcmcr;
376 u32 sdhciovselcr;
377 u32 rcwpmuxcr0;
378 u32 usbdrvvbus_selcr;
379 u32 usbpwrfault_selcr;
380 u32 usb_refclk_selcr1;
381 u32 usb_refclk_selcr2;
382 u32 usb_refclk_selcr3;
383 u8 res_424[0x600-0x424];
384 u32 scratchrw[4];
385 u8 res_610[0x680-0x610];
386 u32 corebcr;
387 u8 res_684[0x1000-0x684];
388 u32 pex1msiir;
389 u32 pex1msir;
390 u8 res_1008[0x2000-0x1008];
391 u32 pex2;
392 u32 pex2msir;
393 u8 res_2008[0x3000-0x2008];
394 u32 pex3msiir;
395 u32 pex3msir;
396};
397
398/* Clocking */
399struct ccsr_clk {
400 struct {
401 u32 clkcncsr; /* core cluster n clock control status */
402 u8 res_004[0x0c];
403 u32 clkcghwacsr; /* Clock generator n hardware accelerator */
404 u8 res_014[0x0c];
405 } clkcsr[4];
406 u8 res_040[0x780]; /* 0x100 */
407 struct {
408 u32 pllcngsr;
409 u8 res_804[0x1c];
410 } pllcgsr[2];
411 u8 res_840[0x1c0];
412 u32 clkpcsr; /* 0xa00 Platform clock domain control/status */
413 u8 res_a04[0x1fc];
414 u32 pllpgsr; /* 0xc00 Platform PLL General Status */
415 u8 res_c04[0x1c];
416 u32 plldgsr; /* 0xc20 DDR PLL General Status */
417 u8 res_c24[0x3dc];
418};
419
420/* System Counter */
421struct sctr_regs {
422 u32 cntcr;
423 u32 cntsr;
424 u32 cntcv1;
425 u32 cntcv2;
426 u32 resv1[4];
427 u32 cntfid0;
428 u32 cntfid1;
429 u32 resv2[1002];
430 u32 counterid[12];
431};
432
433#define SRDS_MAX_LANES 4
434struct ccsr_serdes {
435 struct {
436 u32 rstctl; /* Reset Control Register */
437#define SRDS_RSTCTL_RST 0x80000000
438#define SRDS_RSTCTL_RSTDONE 0x40000000
439#define SRDS_RSTCTL_RSTERR 0x20000000
440#define SRDS_RSTCTL_SWRST 0x10000000
441#define SRDS_RSTCTL_SDEN 0x00000020
442#define SRDS_RSTCTL_SDRST_B 0x00000040
443#define SRDS_RSTCTL_PLLRST_B 0x00000080
444 u32 pllcr0; /* PLL Control Register 0 */
445#define SRDS_PLLCR0_POFF 0x80000000
446#define SRDS_PLLCR0_RFCK_SEL_MASK 0x70000000
447#define SRDS_PLLCR0_RFCK_SEL_100 0x00000000
448#define SRDS_PLLCR0_RFCK_SEL_125 0x10000000
449#define SRDS_PLLCR0_RFCK_SEL_156_25 0x20000000
450#define SRDS_PLLCR0_RFCK_SEL_150 0x30000000
451#define SRDS_PLLCR0_RFCK_SEL_161_13 0x40000000
452#define SRDS_PLLCR0_RFCK_SEL_122_88 0x50000000
453#define SRDS_PLLCR0_PLL_LCK 0x00800000
454#define SRDS_PLLCR0_FRATE_SEL_MASK 0x000f0000
455#define SRDS_PLLCR0_FRATE_SEL_5 0x00000000
456#define SRDS_PLLCR0_FRATE_SEL_3_75 0x00050000
457#define SRDS_PLLCR0_FRATE_SEL_5_15 0x00060000
458#define SRDS_PLLCR0_FRATE_SEL_4 0x00070000
459#define SRDS_PLLCR0_FRATE_SEL_3_12 0x00090000
460#define SRDS_PLLCR0_FRATE_SEL_3 0x000a0000
461 u32 pllcr1; /* PLL Control Register 1 */
462#define SRDS_PLLCR1_PLL_BWSEL 0x08000000
463 u32 res_0c; /* 0x00c */
464 u32 pllcr3;
465 u32 pllcr4;
Shaohui Xie8ba66062015-12-14 18:05:35 +0800466 u32 pllcr5; /* 0x018 SerDes PLL1 Control 5 */
467 u8 res_1c[0x20-0x1c];
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800468 } bank[2];
469 u8 res_40[0x90-0x40];
470 u32 srdstcalcr; /* 0x90 TX Calibration Control */
471 u8 res_94[0xa0-0x94];
472 u32 srdsrcalcr; /* 0xa0 RX Calibration Control */
473 u8 res_a4[0xb0-0xa4];
474 u32 srdsgr0; /* 0xb0 General Register 0 */
Shaohui Xie8ba66062015-12-14 18:05:35 +0800475 u8 res_b4[0x100-0xb4];
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800476 struct {
Shaohui Xie8ba66062015-12-14 18:05:35 +0800477 u32 lnpssr0; /* 0x100, 0x120, 0x140, 0x160 */
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800478 u8 res_104[0x120-0x104];
Shaohui Xie8ba66062015-12-14 18:05:35 +0800479 } lnpssr[4]; /* Lane A, B, C, D */
480 u8 res_180[0x200-0x180];
481 u32 srdspccr0; /* 0x200 Protocol Configuration 0 */
482 u32 srdspccr1; /* 0x204 Protocol Configuration 1 */
483 u32 srdspccr2; /* 0x208 Protocol Configuration 2 */
484 u32 srdspccr3; /* 0x20c Protocol Configuration 3 */
485 u32 srdspccr4; /* 0x210 Protocol Configuration 4 */
486 u32 srdspccr5; /* 0x214 Protocol Configuration 5 */
487 u32 srdspccr6; /* 0x218 Protocol Configuration 6 */
488 u32 srdspccr7; /* 0x21c Protocol Configuration 7 */
489 u32 srdspccr8; /* 0x220 Protocol Configuration 8 */
490 u32 srdspccr9; /* 0x224 Protocol Configuration 9 */
491 u32 srdspccra; /* 0x228 Protocol Configuration A */
492 u32 srdspccrb; /* 0x22c Protocol Configuration B */
493 u8 res_230[0x800-0x230];
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800494 struct {
495 u32 gcr0; /* 0x800 General Control Register 0 */
496 u32 gcr1; /* 0x804 General Control Register 1 */
497 u32 gcr2; /* 0x808 General Control Register 2 */
498 u32 sscr0;
499 u32 recr0; /* 0x810 Receive Equalization Control */
500 u32 recr1;
501 u32 tecr0; /* 0x818 Transmit Equalization Control */
502 u32 sscr1;
503 u32 ttlcr0; /* 0x820 Transition Tracking Loop Ctrl 0 */
504 u8 res_824[0x83c-0x824];
505 u32 tcsr3;
Shaohui Xie8ba66062015-12-14 18:05:35 +0800506 } lane[4]; /* Lane A, B, C, D */
507 u8 res_900[0x1000-0x900]; /* from 0x900 to 0xfff */
508 struct {
509 u32 srdspexcr0; /* 0x1000, 0x1040, 0x1080 */
510 u8 res_1004[0x1040-0x1004];
511 } pcie[3];
512 u8 res_10c0[0x1800-0x10c0];
513 struct {
514 u8 res_1800[0x1804-0x1800];
515 u32 srdssgmiicr1; /* 0x1804 SGMII Protocol Control 1 */
516 u8 res_1808[0x180c-0x1808];
517 u32 srdssgmiicr3; /* 0x180c SGMII Protocol Control 3 */
518 } sgmii[4]; /* Lane A, B, C, D */
519 u8 res_1840[0x1880-0x1840];
520 struct {
521 u8 res_1880[0x1884-0x1880];
522 u32 srdsqsgmiicr1; /* 0x1884 QSGMII Protocol Control 1 */
523 u8 res_1888[0x188c-0x1888];
524 u32 srdsqsgmiicr3; /* 0x188c QSGMII Protocol Control 3 */
525 } qsgmii[2]; /* Lane A, B */
526 u8 res_18a0[0x1980-0x18a0];
527 struct {
528 u8 res_1980[0x1984-0x1980];
529 u32 srdsxficr1; /* 0x1984 XFI Protocol Control 1 */
530 u8 res_1988[0x198c-0x1988];
531 u32 srdsxficr3; /* 0x198c XFI Protocol Control 3 */
532 } xfi[2]; /* Lane A, B */
533 u8 res_19a0[0x2000-0x19a0]; /* from 0x19a0 to 0x1fff */
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800534};
535
536#define CCI400_CTRLORD_TERM_BARRIER 0x00000008
537#define CCI400_CTRLORD_EN_BARRIER 0
538#define CCI400_SHAORD_NON_SHAREABLE 0x00000002
539#define CCI400_DVM_MESSAGE_REQ_EN 0x00000002
540#define CCI400_SNOOP_REQ_EN 0x00000001
541
542/* CCI-400 registers */
543struct ccsr_cci400 {
544 u32 ctrl_ord; /* Control Override */
545 u32 spec_ctrl; /* Speculation Control */
546 u32 secure_access; /* Secure Access */
547 u32 status; /* Status */
548 u32 impr_err; /* Imprecise Error */
549 u8 res_14[0x100 - 0x14];
550 u32 pmcr; /* Performance Monitor Control */
551 u8 res_104[0xfd0 - 0x104];
552 u32 pid[8]; /* Peripheral ID */
553 u32 cid[4]; /* Component ID */
554 struct {
555 u32 snoop_ctrl; /* Snoop Control */
556 u32 sha_ord; /* Shareable Override */
557 u8 res_1008[0x1100 - 0x1008];
558 u32 rc_qos_ord; /* read channel QoS Value Override */
559 u32 wc_qos_ord; /* read channel QoS Value Override */
560 u8 res_1108[0x110c - 0x1108];
561 u32 qos_ctrl; /* QoS Control */
562 u32 max_ot; /* Max OT */
563 u8 res_1114[0x1130 - 0x1114];
564 u32 target_lat; /* Target Latency */
565 u32 latency_regu; /* Latency Regulation */
566 u32 qos_range; /* QoS Range */
567 u8 res_113c[0x2000 - 0x113c];
568 } slave[5]; /* Slave Interface */
569 u8 res_6000[0x9004 - 0x6000];
570 u32 cycle_counter; /* Cycle counter */
571 u32 count_ctrl; /* Count Control */
572 u32 overflow_status; /* Overflow Flag Status */
573 u8 res_9010[0xa000 - 0x9010];
574 struct {
575 u32 event_select; /* Event Select */
576 u32 event_count; /* Event Count */
577 u32 counter_ctrl; /* Counter Control */
578 u32 overflow_status; /* Overflow Flag Status */
579 u8 res_a010[0xb000 - 0xa010];
580 } pcounter[4]; /* Performance Counter */
581 u8 res_e004[0x10000 - 0xe004];
582};
583
584/* MMU 500 */
585#define SMMU_SCR0 (SMMU_BASE + 0x0)
586#define SMMU_SCR1 (SMMU_BASE + 0x4)
587#define SMMU_SCR2 (SMMU_BASE + 0x8)
588#define SMMU_SACR (SMMU_BASE + 0x10)
589#define SMMU_IDR0 (SMMU_BASE + 0x20)
590#define SMMU_IDR1 (SMMU_BASE + 0x24)
591
592#define SMMU_NSCR0 (SMMU_BASE + 0x400)
593#define SMMU_NSCR2 (SMMU_BASE + 0x408)
594#define SMMU_NSACR (SMMU_BASE + 0x410)
595
596#define SCR0_CLIENTPD_MASK 0x00000001
597#define SCR0_USFCFG_MASK 0x00000400
598
599#endif /* __ARCH_FSL_LSCH2_IMMAP_H__*/