blob: 760a4bedaf7ab86825d6d23c58741b9cc08d6757 [file] [log] [blame]
stroesea9484a92004-12-16 18:05:42 +00001/*
2 * (C) Copyright 2001-2004
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
stroesea9484a92004-12-16 18:05:42 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
stroesea9484a92004-12-16 18:05:42 +000011#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/*
15 * High Level Configuration Options
16 * (easy to change)
17 */
stroesea9484a92004-12-16 18:05:42 +000018#define CONFIG_405EP 1 /* This is a PPC405 CPU */
stroesea9484a92004-12-16 18:05:42 +000019#define CONFIG_VOM405 1 /* ...on a VOM405 board */
20
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020021#define CONFIG_SYS_TEXT_BASE 0xFFFC8000
22
stroesea9484a92004-12-16 18:05:42 +000023#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
24
25#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
26
27#define CONFIG_BAUDRATE 9600
stroesea9484a92004-12-16 18:05:42 +000028
29#undef CONFIG_BOOTARGS
30#undef CONFIG_BOOTCOMMAND
31
32#define CONFIG_PREBOOT /* enable preboot variable */
33
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020034#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
stroesea9484a92004-12-16 18:05:42 +000035
Stefan Roesef2303272005-11-15 10:35:59 +010036#undef CONFIG_HAS_ETH1
37
Ben Warren3a918a62008-10-27 23:50:15 -070038#define CONFIG_PPC4xx_EMAC
stroesea9484a92004-12-16 18:05:42 +000039#define CONFIG_MII 1 /* MII PHY management */
40#define CONFIG_PHY_ADDR 0 /* PHY address */
41#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
Stefan Roesef2303272005-11-15 10:35:59 +010042#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
stroesea9484a92004-12-16 18:05:42 +000043
Jon Loeliger530ca672007-07-09 21:38:02 -050044/*
45 * BOOTP options
46 */
47#define CONFIG_BOOTP_SUBNETMASK
48#define CONFIG_BOOTP_GATEWAY
49#define CONFIG_BOOTP_HOSTNAME
50#define CONFIG_BOOTP_BOOTPATH
51#define CONFIG_BOOTP_DNS
52#define CONFIG_BOOTP_DNS2
53#define CONFIG_BOOTP_SEND_HOSTNAME
stroesea9484a92004-12-16 18:05:42 +000054
Jon Loeliger21616192007-07-08 15:31:57 -050055/*
56 * Command line configuration.
57 */
Jon Loeliger21616192007-07-08 15:31:57 -050058#define CONFIG_CMD_BSP
Jon Loeliger21616192007-07-08 15:31:57 -050059#define CONFIG_CMD_IRQ
Jon Loeliger21616192007-07-08 15:31:57 -050060#define CONFIG_CMD_EEPROM
61
stroesea9484a92004-12-16 18:05:42 +000062#undef CONFIG_WATCHDOG /* watchdog disabled */
63
64#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
65
66#undef CONFIG_PRAM /* no "protected RAM" */
67
68/*
69 * Miscellaneous configurable options
70 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020071#define CONFIG_SYS_LONGHELP /* undef to save memory */
stroesea9484a92004-12-16 18:05:42 +000072
Jon Loeliger21616192007-07-08 15:31:57 -050073#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020074#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
stroesea9484a92004-12-16 18:05:42 +000075#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020076#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
stroesea9484a92004-12-16 18:05:42 +000077#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
79#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
80#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
stroesea9484a92004-12-16 18:05:42 +000081
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
stroesea9484a92004-12-16 18:05:42 +000083
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020084#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
85#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
stroesea9484a92004-12-16 18:05:42 +000086
Stefan Roese3ddce572010-09-20 16:05:31 +020087#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Stefan Roese3ddce572010-09-20 16:05:31 +020088#define CONFIG_SYS_NS16550_SERIAL
89#define CONFIG_SYS_NS16550_REG_SIZE 1
90#define CONFIG_SYS_NS16550_CLK get_serial_clock()
91
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#define CONFIG_SYS_BASE_BAUD 691200
stroesea9484a92004-12-16 18:05:42 +000094
95/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020096#define CONFIG_SYS_BAUDRATE_TABLE \
stroesea9484a92004-12-16 18:05:42 +000097 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
98 57600, 115200, 230400, 460800, 921600 }
99
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200100#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
101#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
stroesea9484a92004-12-16 18:05:42 +0000102
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200103#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
stroesea9484a92004-12-16 18:05:42 +0000104
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroesea9484a92004-12-16 18:05:42 +0000106
stroesea9484a92004-12-16 18:05:42 +0000107/*
108 * For booting Linux, the board info and command line data
109 * have to be in the first 8 MB of memory, since this is
110 * the maximum mapped by the Linux kernel during initialization.
111 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200113/*
stroesea9484a92004-12-16 18:05:42 +0000114 * FLASH organization
115 */
116#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
117
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
119#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
stroesea9484a92004-12-16 18:05:42 +0000120
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
122#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
stroesea9484a92004-12-16 18:05:42 +0000123
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
125#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
126#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
stroesea9484a92004-12-16 18:05:42 +0000127/*
128 * The following defines are added for buggy IOP480 byte interface.
129 * All other boards should use the standard values (CPCI405 etc.)
130 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
132#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
133#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
stroesea9484a92004-12-16 18:05:42 +0000134
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
stroesea9484a92004-12-16 18:05:42 +0000136
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200137/*
stroesea9484a92004-12-16 18:05:42 +0000138 * Start addresses for the final memory configuration
139 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
stroesea9484a92004-12-16 18:05:42 +0000141 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#define CONFIG_SYS_SDRAM_BASE 0x00000000
Matthias Fuchs3256ccc2009-04-29 09:50:59 +0200143#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_MONITOR_BASE
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200144#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
145#define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
Matthias Fuchs3256ccc2009-04-29 09:50:59 +0200146#define CONFIG_SYS_MALLOC_LEN (256 * 1024)
stroesea9484a92004-12-16 18:05:42 +0000147
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#if (CONFIG_SYS_MONITOR_BASE < FLASH_BASE0_PRELIM)
149# define CONFIG_SYS_RAMBOOT 1
stroesea9484a92004-12-16 18:05:42 +0000150#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151# undef CONFIG_SYS_RAMBOOT
stroesea9484a92004-12-16 18:05:42 +0000152#endif
153
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200154/*
stroesea9484a92004-12-16 18:05:42 +0000155 * Environment Variable setup
156 */
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200157#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200158#define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
159#define CONFIG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
stroesea9484a92004-12-16 18:05:42 +0000160 /* total size of a CAT24WC16 is 2048 bytes */
161
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
163#define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */
stroesea9484a92004-12-16 18:05:42 +0000164
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200165/*
stroesea9484a92004-12-16 18:05:42 +0000166 * I2C EEPROM (CAT24WC16) for environment
167 */
Dirk Eibach42b204f2013-04-25 02:40:01 +0000168#define CONFIG_SYS_I2C
169#define CONFIG_SYS_I2C_PPC4XX
170#define CONFIG_SYS_I2C_PPC4XX_CH0
171#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
172#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
stroesea9484a92004-12-16 18:05:42 +0000173
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
175#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
stroesea9484a92004-12-16 18:05:42 +0000176/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
178#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
stroesea9484a92004-12-16 18:05:42 +0000179 /* 16 byte page write mode using*/
180 /* last 4 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
stroesea9484a92004-12-16 18:05:42 +0000182
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200183/*
stroesea9484a92004-12-16 18:05:42 +0000184 * External Bus Controller (EBC) Setup
185 */
stroesea9484a92004-12-16 18:05:42 +0000186#define CAN_BA 0xF0000000 /* CAN Base Address */
187
188/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#define CONFIG_SYS_EBC_PB0AP 0x92015480
190#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
stroesea9484a92004-12-16 18:05:42 +0000191
192/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
194#define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
stroesea9484a92004-12-16 18:05:42 +0000195
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200196/*
stroesea9484a92004-12-16 18:05:42 +0000197 * FPGA stuff
198 */
Matthias Fuchs3256ccc2009-04-29 09:50:59 +0200199#define CONFIG_SYS_XSVF_DEFAULT_ADDR 0xfffc0000
stroesea9484a92004-12-16 18:05:42 +0000200
201/* FPGA program pin configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_FPGA_PRG 0x04000000 /* JTAG TMS pin (ppc output) */
203#define CONFIG_SYS_FPGA_CLK 0x02000000 /* JTAG TCK pin (ppc output) */
204#define CONFIG_SYS_FPGA_DATA 0x01000000 /* JTAG TDO->TDI data pin (ppc output) */
205#define CONFIG_SYS_FPGA_INIT 0x00010000 /* unused (ppc input) */
206#define CONFIG_SYS_FPGA_DONE 0x00008000 /* JTAG TDI->TDO pin (ppc input) */
stroesea9484a92004-12-16 18:05:42 +0000207
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200208/*
stroesea9484a92004-12-16 18:05:42 +0000209 * Definitions for initial stack pointer and data area (in data cache)
210 */
211/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200212#define CONFIG_SYS_TEMP_STACK_OCM 1
stroesea9484a92004-12-16 18:05:42 +0000213
214/* On Chip Memory location */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
216#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
217#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200218#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
stroesea9484a92004-12-16 18:05:42 +0000219
Wolfgang Denk0191e472010-10-26 14:34:52 +0200220#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
stroesea9484a92004-12-16 18:05:42 +0000222
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200223/*
stroesea9484a92004-12-16 18:05:42 +0000224 * Definitions for GPIO setup (PPC405EP specific)
225 *
226 * GPIO0[0] - External Bus Controller BLAST output
227 * GPIO0[1-9] - Instruction trace outputs -> GPIO
228 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
229 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
230 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
231 * GPIO0[24-27] - UART0 control signal inputs/outputs
232 * GPIO0[28-29] - UART1 data signal input/output
233 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
234 */
235/* GPIO Input: OSR=00, ISR=00, TSR=00, TCR=0 */
236/* GPIO Output: OSR=00, ISR=00, TSR=00, TCR=1 */
237/* Alt. Funtion Input: OSR=00, ISR=01, TSR=00, TCR=0 */
238/* Alt. Funtion Output: OSR=01, ISR=00, TSR=00, TCR=1 */
Stefan Roese8cb251a2010-09-12 06:21:37 +0200239#define CONFIG_SYS_GPIO0_OSRL 0x40000500 /* 0 ... 15 */
240#define CONFIG_SYS_GPIO0_OSRH 0x00000110 /* 16 ... 31 */
241#define CONFIG_SYS_GPIO0_ISR1L 0x00000000 /* 0 ... 15 */
242#define CONFIG_SYS_GPIO0_ISR1H 0x14000045 /* 16 ... 31 */
243#define CONFIG_SYS_GPIO0_TSRL 0x00000000 /* 0 ... 15 */
244#define CONFIG_SYS_GPIO0_TSRH 0x00000000 /* 16 ... 31 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200245#define CONFIG_SYS_GPIO0_TCR 0xF7FE0014 /* 0 ... 31 */
stroesea9484a92004-12-16 18:05:42 +0000246
247/*
stroesea9484a92004-12-16 18:05:42 +0000248 * Default speed selection (cpu_plb_opb_ebc) in mhz.
249 * This value will be set if iic boot eprom is disabled.
250 */
stroesea9484a92004-12-16 18:05:42 +0000251#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
252#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
stroesea9484a92004-12-16 18:05:42 +0000253
254#endif /* __CONFIG_H */