blob: 24b320bbcec260f289b0d0e00a6b70af8897b3b4 [file] [log] [blame]
Patrick Delaunayd6e53c72018-10-26 09:02:52 +02001// SPDX-License-Identifier: GPL-2.0
Michal Simek9d8cbbf2018-05-18 13:15:06 +02002/*
3 * Generic DWC3 Glue layer
4 *
5 * Copyright (C) 2016 - 2018 Xilinx, Inc.
6 *
7 * Based on dwc3-omap.c.
8 */
9
10#include <common.h>
Jean-Jacques Hiblotae004d32018-11-29 10:52:49 +010011#include <asm-generic/io.h>
Michal Simek9d8cbbf2018-05-18 13:15:06 +020012#include <dm.h>
13#include <dm/device-internal.h>
14#include <dm/lists.h>
Jean-Jacques Hiblotaa866a02018-11-29 10:52:48 +010015#include <dwc3-uboot.h>
Michal Simek9d8cbbf2018-05-18 13:15:06 +020016#include <linux/usb/ch9.h>
17#include <linux/usb/gadget.h>
18#include <malloc.h>
19#include <usb.h>
20#include "core.h"
21#include "gadget.h"
Jean-Jacques Hiblotaa866a02018-11-29 10:52:48 +010022#include <reset.h>
23#include <clk.h>
Jean-Jacques Hiblot175cd7c2019-09-11 11:33:50 +020024#include <usb/xhci.h>
Michal Simek9d8cbbf2018-05-18 13:15:06 +020025
Jean-Jacques Hiblota33aa762019-09-11 11:33:48 +020026struct dwc3_generic_plat {
27 fdt_addr_t base;
28 u32 maximum_speed;
29 enum usb_dr_mode dr_mode;
30};
31
Jean-Jacques Hiblota33aa762019-09-11 11:33:48 +020032struct dwc3_generic_priv {
Jean-Jacques Hiblot2bf2c352019-09-11 11:33:49 +020033 void *base;
Jean-Jacques Hiblotaa866a02018-11-29 10:52:48 +010034 struct dwc3 dwc3;
35 struct phy *phys;
36 int num_phys;
Jean-Jacques Hiblotaa866a02018-11-29 10:52:48 +010037};
38
Jean-Jacques Hiblot175cd7c2019-09-11 11:33:50 +020039struct dwc3_generic_host_priv {
40 struct xhci_ctrl xhci_ctrl;
41 struct dwc3_generic_priv gen_priv;
42};
43
Jean-Jacques Hiblot2bf2c352019-09-11 11:33:49 +020044static int dwc3_generic_probe(struct udevice *dev,
45 struct dwc3_generic_priv *priv)
Michal Simek9d8cbbf2018-05-18 13:15:06 +020046{
Jean-Jacques Hiblotaa866a02018-11-29 10:52:48 +010047 int rc;
Jean-Jacques Hiblota33aa762019-09-11 11:33:48 +020048 struct dwc3_generic_plat *plat = dev_get_platdata(dev);
Jean-Jacques Hiblotaa866a02018-11-29 10:52:48 +010049 struct dwc3 *dwc3 = &priv->dwc3;
50
Jean-Jacques Hiblotce868d02019-09-11 11:33:52 +020051 dwc3->dev = dev;
Jean-Jacques Hiblota33aa762019-09-11 11:33:48 +020052 dwc3->maximum_speed = plat->maximum_speed;
53 dwc3->dr_mode = plat->dr_mode;
Jean-Jacques Hiblotce868d02019-09-11 11:33:52 +020054#if CONFIG_IS_ENABLED(OF_CONTROL)
55 dwc3_of_parse(dwc3);
56#endif
Jean-Jacques Hiblota33aa762019-09-11 11:33:48 +020057
Jean-Jacques Hiblotaa866a02018-11-29 10:52:48 +010058 rc = dwc3_setup_phy(dev, &priv->phys, &priv->num_phys);
59 if (rc)
60 return rc;
61
Jean-Jacques Hiblot2bf2c352019-09-11 11:33:49 +020062 priv->base = map_physmem(plat->base, DWC3_OTG_REGS_END, MAP_NOCACHE);
63 dwc3->regs = priv->base + DWC3_GLOBALS_REGS_START;
Jean-Jacques Hiblotce868d02019-09-11 11:33:52 +020064
Jean-Jacques Hiblotaa866a02018-11-29 10:52:48 +010065
66 rc = dwc3_init(dwc3);
67 if (rc) {
Jean-Jacques Hiblot2bf2c352019-09-11 11:33:49 +020068 unmap_physmem(priv->base, MAP_NOCACHE);
Jean-Jacques Hiblotaa866a02018-11-29 10:52:48 +010069 return rc;
70 }
Michal Simek9d8cbbf2018-05-18 13:15:06 +020071
Jean-Jacques Hiblotaa866a02018-11-29 10:52:48 +010072 return 0;
Michal Simek9d8cbbf2018-05-18 13:15:06 +020073}
74
Jean-Jacques Hiblot2bf2c352019-09-11 11:33:49 +020075static int dwc3_generic_remove(struct udevice *dev,
76 struct dwc3_generic_priv *priv)
Michal Simek9d8cbbf2018-05-18 13:15:06 +020077{
Jean-Jacques Hiblotaa866a02018-11-29 10:52:48 +010078 struct dwc3 *dwc3 = &priv->dwc3;
Michal Simek9d8cbbf2018-05-18 13:15:06 +020079
Jean-Jacques Hiblotaa866a02018-11-29 10:52:48 +010080 dwc3_remove(dwc3);
81 dwc3_shutdown_phy(dev, priv->phys, priv->num_phys);
82 unmap_physmem(dwc3->regs, MAP_NOCACHE);
Michal Simek9d8cbbf2018-05-18 13:15:06 +020083
84 return 0;
85}
86
Jean-Jacques Hiblot2bf2c352019-09-11 11:33:49 +020087static int dwc3_generic_ofdata_to_platdata(struct udevice *dev)
Michal Simek9d8cbbf2018-05-18 13:15:06 +020088{
Jean-Jacques Hiblota33aa762019-09-11 11:33:48 +020089 struct dwc3_generic_plat *plat = dev_get_platdata(dev);
Michal Simek9d8cbbf2018-05-18 13:15:06 +020090 int node = dev_of_offset(dev);
91
Jean-Jacques Hiblota33aa762019-09-11 11:33:48 +020092 plat->base = devfdt_get_addr(dev);
Michal Simek9d8cbbf2018-05-18 13:15:06 +020093
Jean-Jacques Hiblota33aa762019-09-11 11:33:48 +020094 plat->maximum_speed = usb_get_maximum_speed(node);
95 if (plat->maximum_speed == USB_SPEED_UNKNOWN) {
Jean-Jacques Hiblot547df0d2019-09-11 11:33:51 +020096 pr_info("No USB maximum speed specified. Using super speed\n");
97 plat->maximum_speed = USB_SPEED_SUPER;
Michal Simek9d8cbbf2018-05-18 13:15:06 +020098 }
99
Jean-Jacques Hiblota33aa762019-09-11 11:33:48 +0200100 plat->dr_mode = usb_get_dr_mode(node);
101 if (plat->dr_mode == USB_DR_MODE_UNKNOWN) {
Michal Simek9d8cbbf2018-05-18 13:15:06 +0200102 pr_err("Invalid usb mode setup\n");
103 return -ENODEV;
104 }
105
106 return 0;
107}
108
Jean-Jacques Hiblot2bf2c352019-09-11 11:33:49 +0200109#if CONFIG_IS_ENABLED(DM_USB_GADGET)
110int dm_usb_gadget_handle_interrupts(struct udevice *dev)
111{
112 struct dwc3_generic_priv *priv = dev_get_priv(dev);
113 struct dwc3 *dwc3 = &priv->dwc3;
114
115 dwc3_gadget_uboot_handle_interrupt(dwc3);
116
117 return 0;
118}
119
120static int dwc3_generic_peripheral_probe(struct udevice *dev)
121{
122 struct dwc3_generic_priv *priv = dev_get_priv(dev);
123
124 return dwc3_generic_probe(dev, priv);
125}
126
127static int dwc3_generic_peripheral_remove(struct udevice *dev)
128{
129 struct dwc3_generic_priv *priv = dev_get_priv(dev);
130
131 return dwc3_generic_remove(dev, priv);
132}
133
Michal Simek9d8cbbf2018-05-18 13:15:06 +0200134U_BOOT_DRIVER(dwc3_generic_peripheral) = {
135 .name = "dwc3-generic-peripheral",
Jean-Jacques Hiblot9dc0d5c2018-11-29 10:52:46 +0100136 .id = UCLASS_USB_GADGET_GENERIC,
Jean-Jacques Hiblot2bf2c352019-09-11 11:33:49 +0200137 .ofdata_to_platdata = dwc3_generic_ofdata_to_platdata,
Michal Simek9d8cbbf2018-05-18 13:15:06 +0200138 .probe = dwc3_generic_peripheral_probe,
139 .remove = dwc3_generic_peripheral_remove,
Jean-Jacques Hiblota33aa762019-09-11 11:33:48 +0200140 .priv_auto_alloc_size = sizeof(struct dwc3_generic_priv),
141 .platdata_auto_alloc_size = sizeof(struct dwc3_generic_plat),
Michal Simek9d8cbbf2018-05-18 13:15:06 +0200142};
Jean-Jacques Hiblot44aaec72018-11-29 10:52:42 +0100143#endif
Michal Simek9d8cbbf2018-05-18 13:15:06 +0200144
Jean-Jacques Hiblot175cd7c2019-09-11 11:33:50 +0200145#if defined(CONFIG_SPL_USB_HOST_SUPPORT) || !defined(CONFIG_SPL_BUILD)
146static int dwc3_generic_host_probe(struct udevice *dev)
147{
148 struct xhci_hcor *hcor;
149 struct xhci_hccr *hccr;
150 struct dwc3_generic_host_priv *priv = dev_get_priv(dev);
151 int rc;
152
153 rc = dwc3_generic_probe(dev, &priv->gen_priv);
154 if (rc)
155 return rc;
156
157 hccr = (struct xhci_hccr *)priv->gen_priv.base;
158 hcor = (struct xhci_hcor *)(priv->gen_priv.base +
159 HC_LENGTH(xhci_readl(&(hccr)->cr_capbase)));
160
161 return xhci_register(dev, hccr, hcor);
162}
163
164static int dwc3_generic_host_remove(struct udevice *dev)
165{
166 struct dwc3_generic_host_priv *priv = dev_get_priv(dev);
167 int rc;
168
169 rc = xhci_deregister(dev);
170 if (rc)
171 return rc;
172
173 return dwc3_generic_remove(dev, &priv->gen_priv);
174}
175
176U_BOOT_DRIVER(dwc3_generic_host) = {
177 .name = "dwc3-generic-host",
178 .id = UCLASS_USB,
179 .ofdata_to_platdata = dwc3_generic_ofdata_to_platdata,
180 .probe = dwc3_generic_host_probe,
181 .remove = dwc3_generic_host_remove,
182 .priv_auto_alloc_size = sizeof(struct dwc3_generic_host_priv),
183 .platdata_auto_alloc_size = sizeof(struct dwc3_generic_plat),
184 .ops = &xhci_usb_ops,
185 .flags = DM_FLAG_ALLOC_PRIV_DMA,
186};
187#endif
188
Jean-Jacques Hiblotaa866a02018-11-29 10:52:48 +0100189struct dwc3_glue_data {
190 struct clk_bulk clks;
191 struct reset_ctl_bulk resets;
Jean-Jacques Hiblotae004d32018-11-29 10:52:49 +0100192 fdt_addr_t regs;
Jean-Jacques Hiblotaa866a02018-11-29 10:52:48 +0100193};
194
Jean-Jacques Hiblotae004d32018-11-29 10:52:49 +0100195struct dwc3_glue_ops {
196 void (*select_dr_mode)(struct udevice *dev, int index,
197 enum usb_dr_mode mode);
198};
199
Jean-Jacques Hiblot65596f12018-11-29 10:57:40 +0100200void dwc3_ti_select_dr_mode(struct udevice *dev, int index,
201 enum usb_dr_mode mode)
202{
203#define USBOTGSS_UTMI_OTG_STATUS 0x0084
204#define USBOTGSS_UTMI_OTG_OFFSET 0x0480
205
206/* UTMI_OTG_STATUS REGISTER */
207#define USBOTGSS_UTMI_OTG_STATUS_SW_MODE BIT(31)
208#define USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT BIT(9)
209#define USBOTGSS_UTMI_OTG_STATUS_TXBITSTUFFENABLE BIT(8)
210#define USBOTGSS_UTMI_OTG_STATUS_IDDIG BIT(4)
211#define USBOTGSS_UTMI_OTG_STATUS_SESSEND BIT(3)
212#define USBOTGSS_UTMI_OTG_STATUS_SESSVALID BIT(2)
213#define USBOTGSS_UTMI_OTG_STATUS_VBUSVALID BIT(1)
214enum dwc3_omap_utmi_mode {
215 DWC3_OMAP_UTMI_MODE_UNKNOWN = 0,
216 DWC3_OMAP_UTMI_MODE_HW,
217 DWC3_OMAP_UTMI_MODE_SW,
218};
219
220 u32 use_id_pin;
221 u32 host_mode;
222 u32 reg;
223 u32 utmi_mode;
224 u32 utmi_status_offset = USBOTGSS_UTMI_OTG_STATUS;
225
226 struct dwc3_glue_data *glue = dev_get_platdata(dev);
227 void *base = map_physmem(glue->regs, 0x10000, MAP_NOCACHE);
228
229 if (device_is_compatible(dev, "ti,am437x-dwc3"))
230 utmi_status_offset += USBOTGSS_UTMI_OTG_OFFSET;
231
232 utmi_mode = dev_read_u32_default(dev, "utmi-mode",
233 DWC3_OMAP_UTMI_MODE_UNKNOWN);
234 if (utmi_mode != DWC3_OMAP_UTMI_MODE_HW) {
235 debug("%s: OTG is not supported. defaulting to PERIPHERAL\n",
236 dev->name);
237 mode = USB_DR_MODE_PERIPHERAL;
238 }
239
240 switch (mode) {
241 case USB_DR_MODE_PERIPHERAL:
242 use_id_pin = 0;
243 host_mode = 0;
244 break;
245 case USB_DR_MODE_HOST:
246 use_id_pin = 0;
247 host_mode = 1;
248 break;
249 case USB_DR_MODE_OTG:
250 default:
251 use_id_pin = 1;
252 host_mode = 0;
253 break;
254 }
255
256 reg = readl(base + utmi_status_offset);
257
258 reg &= ~(USBOTGSS_UTMI_OTG_STATUS_SW_MODE);
259 if (!use_id_pin)
260 reg |= USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
261
262 writel(reg, base + utmi_status_offset);
263
264 reg &= ~(USBOTGSS_UTMI_OTG_STATUS_SESSEND |
265 USBOTGSS_UTMI_OTG_STATUS_VBUSVALID |
266 USBOTGSS_UTMI_OTG_STATUS_IDDIG);
267
268 reg |= USBOTGSS_UTMI_OTG_STATUS_SESSVALID |
269 USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT;
270
271 if (!host_mode)
272 reg |= USBOTGSS_UTMI_OTG_STATUS_IDDIG |
273 USBOTGSS_UTMI_OTG_STATUS_VBUSVALID;
274
275 writel(reg, base + utmi_status_offset);
276
277 unmap_physmem(base, MAP_NOCACHE);
278}
279
280struct dwc3_glue_ops ti_ops = {
281 .select_dr_mode = dwc3_ti_select_dr_mode,
282};
283
Jean-Jacques Hiblotaa866a02018-11-29 10:52:48 +0100284static int dwc3_glue_bind(struct udevice *parent)
Michal Simek9d8cbbf2018-05-18 13:15:06 +0200285{
286 const void *fdt = gd->fdt_blob;
287 int node;
288 int ret;
289
290 for (node = fdt_first_subnode(fdt, dev_of_offset(parent)); node > 0;
291 node = fdt_next_subnode(fdt, node)) {
292 const char *name = fdt_get_name(fdt, node, NULL);
293 enum usb_dr_mode dr_mode;
294 struct udevice *dev;
Jean-Jacques Hiblotaa866a02018-11-29 10:52:48 +0100295 const char *driver = NULL;
Michal Simek9d8cbbf2018-05-18 13:15:06 +0200296
297 debug("%s: subnode name: %s\n", __func__, name);
Michal Simek9d8cbbf2018-05-18 13:15:06 +0200298
299 dr_mode = usb_get_dr_mode(node);
300
301 switch (dr_mode) {
302 case USB_DR_MODE_PERIPHERAL:
303 case USB_DR_MODE_OTG:
Jean-Jacques Hiblotaa866a02018-11-29 10:52:48 +0100304#if CONFIG_IS_ENABLED(DM_USB_GADGET)
Michal Simek9d8cbbf2018-05-18 13:15:06 +0200305 debug("%s: dr_mode: OTG or Peripheral\n", __func__);
306 driver = "dwc3-generic-peripheral";
Jean-Jacques Hiblotaa866a02018-11-29 10:52:48 +0100307#endif
Michal Simek9d8cbbf2018-05-18 13:15:06 +0200308 break;
Jean-Jacques Hiblot175cd7c2019-09-11 11:33:50 +0200309#if defined(CONFIG_SPL_USB_HOST_SUPPORT) || !defined(CONFIG_SPL_BUILD)
Michal Simek9d8cbbf2018-05-18 13:15:06 +0200310 case USB_DR_MODE_HOST:
311 debug("%s: dr_mode: HOST\n", __func__);
Jean-Jacques Hiblot175cd7c2019-09-11 11:33:50 +0200312 driver = "dwc3-generic-host";
Michal Simek9d8cbbf2018-05-18 13:15:06 +0200313 break;
Jean-Jacques Hiblot175cd7c2019-09-11 11:33:50 +0200314#endif
Michal Simek9d8cbbf2018-05-18 13:15:06 +0200315 default:
316 debug("%s: unsupported dr_mode\n", __func__);
317 return -ENODEV;
318 };
319
Jean-Jacques Hiblotaa866a02018-11-29 10:52:48 +0100320 if (!driver)
321 continue;
322
Michal Simek9d8cbbf2018-05-18 13:15:06 +0200323 ret = device_bind_driver_to_node(parent, driver, name,
324 offset_to_ofnode(node), &dev);
325 if (ret) {
326 debug("%s: not able to bind usb device mode\n",
327 __func__);
328 return ret;
329 }
330 }
Jean-Jacques Hiblotaa866a02018-11-29 10:52:48 +0100331
332 return 0;
333}
334
335static int dwc3_glue_reset_init(struct udevice *dev,
336 struct dwc3_glue_data *glue)
337{
338 int ret;
339
340 ret = reset_get_bulk(dev, &glue->resets);
Vignesh Raghavendrae9310fc2019-10-25 13:48:05 +0530341 if (ret == -ENOTSUPP || ret == -ENOENT)
Jean-Jacques Hiblotaa866a02018-11-29 10:52:48 +0100342 return 0;
343 else if (ret)
344 return ret;
345
346 ret = reset_deassert_bulk(&glue->resets);
347 if (ret) {
348 reset_release_bulk(&glue->resets);
349 return ret;
350 }
351
352 return 0;
353}
354
355static int dwc3_glue_clk_init(struct udevice *dev,
356 struct dwc3_glue_data *glue)
357{
358 int ret;
359
360 ret = clk_get_bulk(dev, &glue->clks);
Vignesh Raghavendrae9310fc2019-10-25 13:48:05 +0530361 if (ret == -ENOSYS || ret == -ENOENT)
Jean-Jacques Hiblotaa866a02018-11-29 10:52:48 +0100362 return 0;
363 if (ret)
364 return ret;
365
366#if CONFIG_IS_ENABLED(CLK)
367 ret = clk_enable_bulk(&glue->clks);
368 if (ret) {
369 clk_release_bulk(&glue->clks);
370 return ret;
371 }
372#endif
373
374 return 0;
375}
376
377static int dwc3_glue_probe(struct udevice *dev)
378{
Jean-Jacques Hiblotae004d32018-11-29 10:52:49 +0100379 struct dwc3_glue_ops *ops = (struct dwc3_glue_ops *)dev_get_driver_data(dev);
Jean-Jacques Hiblotaa866a02018-11-29 10:52:48 +0100380 struct dwc3_glue_data *glue = dev_get_platdata(dev);
Jean-Jacques Hiblotae004d32018-11-29 10:52:49 +0100381 struct udevice *child = NULL;
382 int index = 0;
Jean-Jacques Hiblotaa866a02018-11-29 10:52:48 +0100383 int ret;
384
Jean-Jacques Hiblotae004d32018-11-29 10:52:49 +0100385 glue->regs = dev_read_addr(dev);
386
Jean-Jacques Hiblotaa866a02018-11-29 10:52:48 +0100387 ret = dwc3_glue_clk_init(dev, glue);
388 if (ret)
389 return ret;
390
391 ret = dwc3_glue_reset_init(dev, glue);
392 if (ret)
393 return ret;
Michal Simek9d8cbbf2018-05-18 13:15:06 +0200394
Jean-Jacques Hiblotae004d32018-11-29 10:52:49 +0100395 ret = device_find_first_child(dev, &child);
396 if (ret)
397 return ret;
398
399 while (child) {
400 enum usb_dr_mode dr_mode;
401
402 dr_mode = usb_get_dr_mode(dev_of_offset(child));
403 device_find_next_child(&child);
404 if (ops && ops->select_dr_mode)
405 ops->select_dr_mode(dev, index, dr_mode);
406 index++;
407 }
408
Michal Simek9d8cbbf2018-05-18 13:15:06 +0200409 return 0;
410}
411
Jean-Jacques Hiblotaa866a02018-11-29 10:52:48 +0100412static int dwc3_glue_remove(struct udevice *dev)
413{
414 struct dwc3_glue_data *glue = dev_get_platdata(dev);
415
416 reset_release_bulk(&glue->resets);
417
418 clk_release_bulk(&glue->clks);
419
Jean-Jacques Hiblot5a945572019-07-05 09:33:56 +0200420 return 0;
Jean-Jacques Hiblotaa866a02018-11-29 10:52:48 +0100421}
422
423static const struct udevice_id dwc3_glue_ids[] = {
Michal Simek9d8cbbf2018-05-18 13:15:06 +0200424 { .compatible = "xlnx,zynqmp-dwc3" },
Jean-Jacques Hiblot3e0684b2018-12-04 11:12:56 +0100425 { .compatible = "ti,keystone-dwc3"},
Jean-Jacques Hiblot65596f12018-11-29 10:57:40 +0100426 { .compatible = "ti,dwc3", .data = (ulong)&ti_ops },
Jean-Jacques Hiblotca848df2018-12-04 11:30:50 +0100427 { .compatible = "ti,am437x-dwc3", .data = (ulong)&ti_ops },
Michal Simek9d8cbbf2018-05-18 13:15:06 +0200428 { }
429};
430
431U_BOOT_DRIVER(dwc3_generic_wrapper) = {
432 .name = "dwc3-generic-wrapper",
Jean-Jacques Hiblotb49b5c22019-07-05 09:33:58 +0200433 .id = UCLASS_NOP,
Jean-Jacques Hiblotaa866a02018-11-29 10:52:48 +0100434 .of_match = dwc3_glue_ids,
435 .bind = dwc3_glue_bind,
436 .probe = dwc3_glue_probe,
437 .remove = dwc3_glue_remove,
438 .platdata_auto_alloc_size = sizeof(struct dwc3_glue_data),
439
Michal Simek9d8cbbf2018-05-18 13:15:06 +0200440};